ADC Registers
896
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Analog To Digital Converter (ADC) Module
22.3.8 ADC Event Group Trigger Source Select Register (ADEVSRC)
ADC Event Group Trigger Source Select Register (ADEVSRC) is shown in
and described in
.
Figure 22-30. ADC Event Group Trigger Source Select Register (ADEVSRC) [offset = 1Ch]
31
8
Reserved
R-0
7
5
4
3
2
0
Reserved
EV_EDG_BOTH
EV_EDG_SEL
EV_SRC
R-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 22-14. ADC Event Group Trigger Source Select Register (ADEVSRC) Field Descriptions
Bit
Field
Value
Description
31-5
Reserved
0
Reads return 0. Writes have no effect.
4
EV_EDG_BOTH
EV Group Trigger Edge Polarity Select. This bit configures the event group to be triggered on both
rising and falling edge detected on the selected trigger source.
Any operation mode read/write:
0
The conversion is triggered only upon detecting an edge defined by the EV_EDG_SEL bit.
1
The conversion is triggered upon detecting either a rising or falling edge.
3
EV_EDG_SEL
Event Group Trigger Edge Polarity Select. This bit determines the polarity of the transition on the
selected source that triggers the Event Group conversion.
Any operation mode read/write:
0
A high-to-low transition on the selected source will trigger the Event Group conversion.
1
A low-to-high transition on the selected source will trigger the Event Group conversion.
2-0
EV_SRC
Event Group Trigger Source.
Any operation mode read/write:
0-7h
The ADC module allows a trigger source to be selected for the Event Group from up to eight
options. These options are device-specific and the device specification must be referred to identify
the actual trigger sources.