3
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Contents
3.3.3
How to Configure Timeout Check
.............................................................................
3.4
SCM Registers
............................................................................................................
3.4.1
SCM REVID Register (SCMREVID)
...........................................................................
3.4.2
SCM Control Register (SCMCNTRL)
.........................................................................
3.4.3
SCM Compare Threshold Counter Register (SCMTHRESHOLD)
........................................
3.4.4
SCM Initiator Error0 Status Register (SCMIAERR0STAT)
.................................................
3.4.5
SCM Initiator Error1 Status Register (SCMIAERR1STAT)
.................................................
3.4.6
SCM Initiator Active Status Register (SCMIASTAT)
........................................................
3.4.7
SCM Target Active Status Register (SCMTASTAT)
........................................................
4
Interconnect
.....................................................................................................................
4.1
Overview
...................................................................................................................
4.1.1
Block Diagram
....................................................................................................
4.2
Peripheral Interconnect Subsystem
....................................................................................
4.2.1
Accessing PCRx and CRCx Slave
............................................................................
4.2.2
Accessing SDC MMR Port Slave
..............................................................................
4.2.3
Accessing Other Slaves via PS_SCR_S
.....................................................................
4.3
CPU Interconnect Subsystem
...........................................................................................
4.3.1
Slave Accessing
.................................................................................................
4.3.2
ECC Generation and Evaluation
...............................................................................
4.3.3
Safety Diagnostic Checker
.....................................................................................
4.3.4
Interconnect Self-test
............................................................................................
4.3.5
Interconnect Timeout
............................................................................................
4.3.6
Interconnect Runtime Status
...................................................................................
4.4
SDC MMR Registers
.....................................................................................................
4.4.1
SDC Status Register (SDC_STATUS)
........................................................................
4.4.2
SDC Control Register (SDC_CONTROL)
....................................................................
4.4.3
Error Generic Parity Register (ERR_GENERIC_PARITY)
.................................................
4.4.4
Error Unexpected Transaction Register (ERR_UNEXPECTED_TRANS)
...............................
4.4.5
Error Transaction ID Register (ERR_TRANS_ID)
...........................................................
4.4.6
Error Transaction Signature Register (ERR_TRANS_SIGNATURE)
.....................................
4.4.7
Error Transaction Type Register (ERR_TRANS_TYPE)
...................................................
4.4.8
Error User Parity Register (ERR_USER_PARITY)
..........................................................
4.4.9
Slave Error Unexpected Master ID Register (SERR_UNEXPECTED_MID)
.............................
4.4.10
Slave Error Address Decode Register (SERR_ADDR_DECODE)
.......................................
4.4.11
Slave Error User Parity Register (SERR_USER_PARITY)
...............................................
5
Power Management Module (PMM)
.....................................................................................
5.1
Overview
...................................................................................................................
5.1.1
Features
...........................................................................................................
5.1.2
Block Diagram
....................................................................................................
5.2
Power Domains
...........................................................................................................
5.3
PMM Operation
...........................................................................................................
5.3.1
Power Domain State
............................................................................................
5.3.2
Default Power Domain State
...................................................................................
5.3.3
Disabling a Power Domain Permanently
.....................................................................
5.3.4
Changing Power Domain State
................................................................................
5.3.5
Reset Management
..............................................................................................
5.3.6
Diagnostic Power State Controller (PSCON)
................................................................
5.3.7
PSCON Compare Block
........................................................................................
5.4
PMM Registers
............................................................................................................
5.4.1
Logic Power Domain Control Register (LOGICPDPWRCTRL0)
..........................................
5.4.2
Logic Power Domain Control Register (LOGICPDPWRCTRL1)
..........................................
5.4.3
Power Domain Clock Disable Register (PDCLKDISREG)
.................................................
5.4.4
Power Domain Clock Disable Set Register (PDCLKDISSETREG)
......................................