ADC Registers
921
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Analog To Digital Converter (ADC) Module
22.3.32 ADC Group1 Channel Select Register (ADG1SEL)
ADC Group1 Channel Select Register (ADG1SEL) is shown in
and described in
NOTE:
Clearing ADG1SEL During a Conversion
Writing 0x0000 to ADG1SEL stops the Group1 conversions. This does not cause the ADC
Group1 Results Memory pointer or the Group1 Threshold Register to be reset.
NOTE:
Writing A Non-Zero Value To ADG1SEL During a Conversion
Writing a new value to ADG1SEL while a Channel in Group1 is being converted results in a
new conversion sequence starting immediately with the highest priority channel in the new
ADG1SEL selection. This also causes the ADC Group1 Results Memory pointer to be reset
so that the memory allocated for storing the Group1 conversion results gets overwritten.
Care should be taken to re-program the corresponding Interrupt Threshold Counter or DMA
Threshold Counter again so that correct number of conversions happen before a Threshold
interrupt or Block DMA request is generated.
ADC1 supports up to 32 channels and ADC2 supports up to 25 channels on the microcontroller.
Figure 22-54. ADC Group1 Channel Select Register (ADG1SEL) [offset = 7Ch]
31
0
G1_SEL
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
Table 22-38. ADC Group1 Channel Select Register (ADG1SEL) Field Descriptions
Bit
Field
Value
Description
31-0
G1_SEL
Group1 channels selected.
Any operation mode read/write:
0
No ADC input channel is selected for conversion in the Group1.
Non-zero
The channels marked by the bit positions that are set to 1 will be converted in ascending
order when the Group1 is triggered.