Revision History
2199
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Revision History
•
: Changed format
..........................................................................................................
•
: Changed Description of RS_CNT bit. Added values 2h-3h
........................................................
•
: Added second sentence to NOTE
................................................................................
•
: System Memory Protection Unit (NMPU)
.........................................................................
•
: Deleted MPU Input Address Mask Register (MPUIAM)
............................................................
•
: Updated Read/Write value of ERRFLAG bit to R/W1CP-0
........................................................
•
: Error Profiling Controller (EPC)
....................................................................................
•
: Updated Read/Write value of bits to R/W1CP-0
....................................................................
•
: Updated Read/Write value of bits to R/W1CP-0
....................................................................
•
: Updated Read/Write value of bits to R/W1CP-0
....................................................................
•
: Updated Read/Write value of bits to R/W1CP-0
....................................................................
•
: CPU Compare Module for Cortex-R5F (CCM-R5F)
.............................................................
•
: Oscillator and PLL
....................................................................................................
•
: Updated third paragraph. Changed f
(HCLK)
to f
(GCLK)
.................................................................
•
: Updated Frequency Limit value to f
(GCLK)
for f
PLL CLK
...................................................................
•
: Updated formula for NF
.................................................................................................
•
: Changed table of step 2. Updated lock phase time formula to (512 × T
OSCIN
)
.............................
•
: Added formula to last sentence of second paragraph: T
Enable
= 150 × T
OSCIN
..............................
•
: Deleted table
.......................................................................................................
•
: Added formula to last sentence of paragraph: T
ODPLL
= 3 × T
OSCIN
...........................................
•
: Deleted table
.......................................................................................................
•
: Changed table title. Changed table format
...........................................................................
•
: Updated lock phase time formula to (512 × T
OSCIN
)
..................................................................
•
: Added last sentence to step 3 in both paragraphs
..............................................................
•
: Corrected symbols in figure
..........................................................................................
•
: Changed PF block to CP
.............................................................................................
•
: Changed step 3, second sentence
..................................................................................
•
: Dual-Clock Comparator (DCC) Module
...........................................................................
•
: Updated Read/Write value of DONE and ERR bits to R/W1CP-0
..............................................
•
: Updated LEGEND to include W1CP
................................................................................
•
: Corrected table title
......................................................................................................
•
: Corrected table title
....................................................................................................
•
: Changed Description of KEY bit for Value = Any other value
....................................................
•
: Error Signaling Module (ESM)
......................................................................................
•
: Changed first paragraph
............................................................................................
•
: Updated Read/Write value of bits to R/W1CP-X/0
................................................................
•
: Updated Read/Write value of bits to R/W1CP-0
..................................................................
•
: Updated Read/Write value of bits to R/W1CP-X/0
................................................................
•
: Updated Read/Write value of bits to R/W1CP-X/0
................................................................
•
: Updated Read/Write value of bits to R/W1CP-X/0
................................................................
•
: Updated Read/Write value of bits to R/W1CP-X/0
................................................................
•
: Real-Time Interrupt (RTI) Module
..................................................................................
•
: Corrected first eqution (if RTICPUCy
≠
0)
..........................................................................
•
: Changed first paragraph
.........................................................................................
•
: Updated Read/Write value of bits to R/WP-0
......................................................................
•
: Updated LEGEND to include WP
...................................................................................
•
: Updated Read/Write value of bits to R/W1CP-0
..................................................................
•
: Updated Read/Write value of bits to R/W1CP-0
..................................................................
•
: Cyclic Redundancy Check (CRC) Controller Module
..........................................................
•
: Changed MCRC Controller to CRC Controller
......................................................................
•
: Changed MCRC Controller to CRC Controller
......................................................................
•
: Vectored Interrupt Manager (VIM) Module
.......................................................................
•
: Added NOTE
...........................................................................................................