HTU1
FTU
HTU2
Peripheral Interconnect Subsystem
CRC
1,2
PCR2
PCR 3
EMAC Slaves
DCAN1
DCAN2
DCAN3
LIN1/
SCI1
MibSPI4
MDIO
MII
MibSPI1
CAN1_RX
CAN1_TX
CAN2_RX
CAN2_TX
CAN3_RX
CAN3_TX
MIBSPI1_CLK
MIBSPI1_SIMO[1:0]
MIBSPI1_SOMI[1:0]
MIBSPI1_nCS[5:0]
MIBSPI1_nENA
MibSPI2
MIBSPI2_CLK
MIBSPI2_SIMO
MIBSPI2_SOMI
MIBSPI2_nCS[1:0]
MIBSPI2_nENA
MibSPI3
MIBSPI3_CLK
MIBSPI3_SIMO
MIBSPI3_SOMI
MIBSPI3_nCS[5:0]
MIBSPI3_nENA
MIBSPI4_CLK
MIBSPI4_SIMO
MIBSPI4_SOMI
MIBSPI4_nCS[5:0]
MIBSPI4_nENA
MibSPI5
MIBSPI5_SIMO[3:0]
MIBSPI5_SOMI[3:0]
MIBSPI5_nCS[5:0]
MIBSPI5_nENA
LIN1_RX
LIN1_TX
IOMM
PMM
Lockstep
VIMs
RTI
DCC1
DMA
MDCLK
MDIO
MII_RXD[3:0]
MII_RXER
MII_TXD[3:0]
MII_TXEN
MII_TXCLK
MII_RXCLK
MII_CRS
MII_RXDV
MII_COL
EMIF
EMIF_CLK
EMIF_CKE
EMIF_nCS[4:2]
EMIF_nCS[0]
EMIF_ADDR[21:0]
EMIF_BA[1:0]
EMIF_DATA [15:0]
EMIF_nDQM[1:0]
EMIF_nOE
EMIF_nWE
EMIF_nRAS
EMIF_nCAS
EMIF_nRW
EMIF_nWAIT
SYS
nPORRST
nRST
ECLK[2:1]
ESM
eQEP
1,2
eQEPxA
eQEPxB
eQEPxS
eQEPxI
eCAP
1..6
eCAP[6:1]
ePWM
1..7
nTZ[3:1]
SYNCO
SYNCI
ePWMxA
ePWMxB
N2HET1
FlexRay
GIO
N2HET2
F
R
A
Y
_
R
X
1
F
R
A
Y
_
T
X
1
F
R
A
Y
_
T
X
E
N
1
F
R
A
Y
_
R
X
2
F
R
A
Y
_
T
X
2
F
R
A
Y
_
T
X
E
N
2
G
IO
B
[7
:0
]
G
IO
A
[7
:0
]
N
2
H
E
T
1
[3
1
:0
]
N
2
H
E
T
1
_
P
IN
_
n
D
IS
N
2
H
E
T
2
_
P
IN
_n
D
IS
MibADC 1
MibADC 2
V
S
S
A
D
V
C
C
A
D
A
D
R
E
F
H
I
A
D
R
E
F
L
O
NMPU
EMAC
# 2
# 3
# 4
# 6
# 1
always on
Core/RAM
Core
# 5
Color Legend for
Power Domains
DCAN4
CAN4_RX
CAN4_TX
PCR1
LIN2/
SCI2
LIN2_RX
LIN2_TX
SCI 3
SCI3_RX
SCI3_TX
SCI4
SCI4_RX
SCI4_TX
I2C1
I2C1_SDA
I2C1_SCL
I2C2
I2C2_SDA
I2C2_SCL
EMIF
Slave
CPU Interconnect Subsystem
Dual Cortex -R5F
CPUs in lockstep
32KB Icache
& Dcache w /
ECC
POM
4MB Flash
&
128KB
Flash for
EEPROM
Emulation
w/ ECC
512KB
SRAM
w/
ECC
NMPU
NMPU
STC1
EPC
SCM
SYS
DCC2
STC2
DMM
DAP
CCM-
R5F
RTP
n
T
R
S
T
T
M
S
T
C
K
R
T
C
K
T
D
I
T
D
O
D
M
M
n
E
N
A
D
M
M
S
Y
N
C
D
M
M
C
L
K
D
M
M
D
A
T
A
[1
5:
0
]
TPIU
R
T
P
n
E
N
A
R
T
P
S
Y
N
C
R
T
P
C
L
K
R
T
P
D
A
T
A
[1
5
:0
]
E
T
M
D
A
T
A
[3
1:
0]
]
E
T
M
T
R
A
C
E
C
T
L
E
T
M
T
R
A
C
E
C
L
K
E
T
M
T
R
A
C
E
C
L
K
IN
MIBSPI5_CLK
N
2
H
E
T
2
[3
1:
0
]
A
D
1
IN
[1
5
:8
]/
A
D
2
IN
[1
5
:8
]
A
D
2
E
V
T
A
D
1
IN
[2
3
:1
6
]/
A
D
2
IN
[7
:0
]
A
D
1
IN
[7
:0
]
A
D
1
E
V
T
AD1EXT_SEL[4:0]
AD1EXT_ENA
_
A
D
2
IN
[2
4
:1
6]
A
D
1
IN
[3
1
:2
4
]
nERROR
u
S
C
U
Copyright © 2016, Texas Instruments Incorporated
Family Description
110
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Introduction
Figure 1-1. Block Diagram