ESM Control Registers
576
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Error Signaling Module (ESM)
16.4.19 ESM Interrupt Enable Set/Status Register 4 (ESMIESR4)
This register is dedicated for Group1 Channel[63:32].
Figure 16-29. ESM Interrupt Enable Set/Status Register 4 (ESMIESR4) [offset = 48h]
31
16
INTENSET[63:48]
R/WP-0
15
0
INTENSET[47:32]
R/WP-0
LEGEND: R/W = Read/Write; WP = Write in privileged mode only; -
n
= value after reset
Table 16-21. ESM Interrupt Enable Set/Status Register 4 (ESMIESR4) Field Descriptions
Bit
Field
Value
Description
63-32
INTENSET
Set interrupt enable.
Read in User and Privileged mode. Write in Privileged mode only.
0
Read: Interrupt is disabled.
Write: Leaves the bit and the corresponding clear bit in the ESMIECR4 register unchanged.
1
Read: Interrupt is enabled.
Write: Enables interrupt and sets the corresponding clear bit in the ESMIECR4 register.
16.4.20 ESM Interrupt Enable Clear/Status Register 4 (ESMIECR4)
This register is dedicated for Group1 Channel[63:32].
Figure 16-30. ESM Interrupt Enable Clear/Status Register 4 (ESMIECR4) [offset = 4Ch]
31
16
INTENCLR[63:48]
R/WP-0
15
0
INTENCLR[47:32]
R/WP-0
LEGEND: R/W = Read/Write; WP = Write in privileged mode only; -
n
= value after reset
Table 16-22. ESM Interrupt Enable Clear/Status Register 4 (ESMIECR4) Field Descriptions
Bit
Field
Value
Description
63-32
INTENCLR
Clear interrupt enable.
Read in User and Privileged mode. Write in Privileged mode only.
0
Read: Interrupt is disabled.
Write: Leaves the bit and the corresponding clear bit in the ESMIESR4 register unchanged.
1
Read: Interrupt is enabled.
Write: Disables interrupt and clears the corresponding clear bit in the ESMIESR4 register.