System and Peripheral Control Registers
160
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Architecture
2.5.1.12 Clock Source Disable Clear Register (CSDISCLR)
The CSDISCLR register, shown in
and described in
, clears clock sources to the
enabled state.
Figure 2-19. Clock Source Disable Clear Register (CSDISCLR) (offset = 38h)
31
8
Reserved
R-0
7
6
5
4
3
2
1
0
CLRCLKSR7
OFF
CLRCLKSR6
OFF
CLRCLKSR5
OFF
CLRCLKSR4
OFF
CLRCLKSR3
OFF
Reserved
CLRCLKSR1
OFF
CLRCLKSR0
OFF
R/WP-1
R/WP-1
R/WP-0
R/WP-0
R/WP-1
R-1
R/WP-1
R/WP-0
LEGEND: R/W = Read/Write; R = Read only; WP = Write in privileged mode only; -
n
= value after reset
Table 2-31. Clock Source Disable Clear Register (CSDISCLR) Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
0
Reads return 0. Writes have no effect.
7-3
CLRCLKSR[7-3]OFF
Enables clock source[7-3].
0
Read:
Clock source[7-3] is enabled.
Write:
Clock source[7-3] is unchanged.
1
Read:
Clock source[7-3] is enabled.
Write:
Clock source[7-3] is set to the enabled state.
Note: After a new clock source disable bit is set via the CSDISSET register, the new
status of the bit will be reflected in the CSDIS register (offset 30h), the CSDISSET
register (offset 34h), and the CSDISCLR register (offset 38h).
2
Reserved
1
Reads return 1. Writes have no effect.
1-0
CLRCLKSR[1-0]OFF
Enables clock source[1-0].
0
Read:
Clock source[1-0] is enabled.
Write:
Clock source[1-0] is unchanged.
1
Read:
Clock source[1-0] is enabled.
Write:
Clock source[1-0] is set to the enabled state.
Note: After a new clock source disable bit is set via the CSDISSET register, the new
status of the bit will be reflected in the CSDIS register (offset 30h), the CSDISSET
register (offset 34h) and the CSDISCLR register (offset 38h).
NOTE:
A list of the available clock sources is shown in the
.