ADIN31
ADIN0
On-chip Input “Multiplexer”
E
xt
e
rn
a
l
8
:1
A
n
a
lo
g
M
u
lt
ip
le
xe
rs
to ADC Sample/Hold Circuit
0
1
2
29
30
31
ADGxSEL
1
0
0
0
0
1
0
1
29
30
31
Index
External, 5-bit
Internal, 5-bit
Channel Identifiers
7
30
5
1
0
29
4
2
1
1
8:1
8:1
8:1
8:1
LUT index, 0 to 31
5-bit Select for ext. channel mux
Internal Channel
Select, 32 bits
Current
Max Count
Count
4
2
1
1
3
2
Enable Strobe
Generator
1-bit Enable or nEnable
for ext. channel mux
Start Of
Conversion
Increment on
End of Conversion
Reset when
Current Count = Max Count
Basic Operation
863
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Analog To Digital Converter (ADC) Module
22.2.2.2.2.2 Example ADC Conversion Sequence Using Enhanced Channel Selection Mode
Consider the example conversion Group1 configuration shown in
. Only bits 0 and 31 of
ADG1SEL are set. Assume that all other bits in this register are zeros.
In case of the default sequential channel selection mode, the write to the ADG1SEL register would cause
the Group1 conversions to start with channel 0 followed by channel 31. The conversions would then stop
or repeat in this order depending on whether Group1 is in single or continuous conversion mode.
Figure 22-12. Group1 Enhanced Channel Selection Mode Example