SCI/LIN Control Registers
1684
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Serial Communication Interface (SCI)/ Local Interconnect Network (LIN)
Module
29.7.7 SCI Clear Interrupt Level Register (SCICLEARINTLVL)
and
illustrate this register.
Figure 29-34. SCI Clear Interrupt Level Register (SCICLEARINTLVL) (offset = 18h)
31
30
29
28
27
26
25
24
CLR BE
INT LVL
CLR PBE
INT LVL
CLR CE
INT LVL
CLR ISFE
INT LVL
CLR NRE
INT LVL
CLR FE
INT LVL
CLR OE
INT LVL
CLR PE
INT LVL
R/WL-0
R/WL-0
R/WL-0
R/WL-0
R/WL-0
R/W-0
R/W-0
R/W-0
23
19
18
17
16
Reserved
CLR RX DMA
ALL INT LVL
Reserved
R-0
R/WC-0
R-0
15
14
13
12
10
9
8
Reserved
CLR ID
INT LVL
Reserved
CLR RX
INT LVL
CLR TX
INT LVL
R-0
R/WL-0
R-0
R/W-0
R/W-0
7
6
5
4
3
2
1
0
CLR
TOA3WUS
INT LVL
CLR TOAWUS
INT LVL
Reserved
CLR TIMEOUT
INT LVL
Reserved
CLR WAKEUP
INT LVL
CLR BRKDT
INT LVL
R/WL-0
R/WL-0
R-0
R/WL-0
R-0
R/W-0
R/WC-0
LEGEND: R/W = Read/Write; R = Read only; WL = Write in LIN mode only; WC = Write in SCI-compatible mode only; -
n
= value after reset
Table 29-19. SCI Clear Interrupt Level Register (SCICLEARINTLVL) Field Descriptions
Bit
Field
Value
Description
31
CLR BE INT LVL
Clear bit error interrupt. This bit is effective in LIN mode only.
0
Read:
The interrupt level is mapped to the INT0 line.
Write:
No effect.
1
Read:
The interrupt level is mapped to the INT1 line.
Write:
The interrupt level is mapped to the INT0 line.
30
CLR PBE INT LVL
Clear physical bus error interrupt. This bit is effective in LIN mode only.
0
Read:
The interrupt level is mapped to the INT0 line.
Write:
No effect.
1
Read:
The interrupt level is mapped to the INT1 line.
Write:
The interrupt level is mapped to the INT0 line.
29
CLR CE INT LVL
Clear checksum-error interrupt. This bit is effective in LIN mode only.
0
Read:
The interrupt level is mapped to the INT0 line.
Write:
No effect.
1
Read:
The interrupt level is mapped to the INT1 line.
Write:
The interrupt level is mapped to the INT0 line.
28
CLR ISFE INT LVL
Clear inconsistent-synch-field-error (ISFE) interrupt. This bit is effective in LIN mode only.
0
Read:
The interrupt level is mapped to the INT0 line.
Write:
No effect.
1
Read:
The interrupt level is mapped to the INT1 line.
Write:
The interrupt level is mapped to the INT0 line.
27
CLR NRE INT LVL
Clear no-response-error interrupt. This bit is effective in LIN mode only.
0
Read:
The interrupt level is mapped to the INT0 line.
Write:
No effect.
1
Read:
The interrupt level is mapped to the INT1 line.
Write:
The interrupt level is mapped to the INT0 line.