Revision History
2206
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Revision History
•
: Corrected SCICLEARINT register bit name for bit 30. (CLR PBE INT)
......................................
•
: Corrected bit name in Note to SET TX INT
.......................................................................
•
: Serial Communication Interface (SCI) Module
.................................................................
•
: Changed Baud Clock Generator bullet to VCLK
...............................................................
•
: Updated equation. Changed VBUSPCLK to VCLK
..............................................................
•
: Updated equation. Changed VBUSPCLK to VCLK
..............................................................
•
: Updated both paragraphs
...........................................................................................
•
: Updated procedure in second paragraph
.........................................................................
•
: Updated last paragraph
...........................................................................................
•
: Updated last paragraph
...........................................................................................
•
: Changed number 2 in second paragraph to Transmit Interrupt
.............................................
•
: Updated equation. Changed VBUSPLCK to VCLK
..............................................................
•
: Updated equation. Changed VBUSPLCK to VCLK
..............................................................
•
: Changed first bullet
................................................................................................
•
: Changed Pull Control = Enabled when device is under reset
..................................................
•
: Inter-Integrated Circuit (I2C) Module
............................................................................
•
: Changed fourth paragraph in Description of XSMT bit
............................................................
•
: Changed paragraph
..............................................................................................
•
: Changed paragraph
..............................................................................................
•
: Changed paragraph
..............................................................................................
•
: Updated Description of SDAPDR and SCLPDR bits. 0 = enabled; 1 = disabled
............................
•
: Changed paragraph
..............................................................................................
•
: Changed paragraph
..............................................................................................
•
: Changed Pull Control = Enabled when device is under reset
..................................................
•
: EMAC/MDIO Module
.................................................................................................
•
: Added figure. Subsequent figures renumbered
...................................................................
•
: Added figure. Subsequent figures renumbered
...................................................................
•
: Added figure. Subsequent figures renumbered
...................................................................
•
: Changed default value of REV bit to 0007 0105h
...............................................................
•
: Changed Value column of REV bit to 0007 0105h
...............................................................
•
: Changed Description of GMIIEN bit
................................................................................
•
: Enhanced Capture (eCAP) Module
...............................................................................
•
: Enhanced Quadrature Encoder Pulse (eQEP) Module
.......................................................
•
: Enhanced Pulse Width Modulator (ePWM) Module
...........................................................
•
: Data Modification Module (DMM)
.................................................................................
•
: Updated Read/Write value of all bits to R/WP-0
.................................................................
•
: Updated LEGEND to includ e WP
.................................................................................
•
: Changed Description of all bits to Privilege mode (write)
.......................................................
•
: Updated Read/Write value of all bits to R/WP-0
.................................................................
•
: Updated LEGEND to include WP
..................................................................................
•
: Changed Description of all bits to Privilege mode (write)
.......................................................
•
: Updated Read/Write value of all bits to R/WP-0
.................................................................
•
: Updated LEGEND to include WP
..................................................................................
•
: Updated Read/Write value of all bits to R/WP-0
.................................................................
•
: Updated LEGEND to include WP
..................................................................................
•
: Changed Description of all bits to Privilege mode (write)
.......................................................
•
: Updated Read/Write value of all bits to R/WP-0
.................................................................
•
: Updated LEGEND to include WP
..................................................................................
•
: Changed Description of all bits to Privilege mode (write)
.......................................................
•
: Updated Read/Write value of all bits to R/WP-0
.................................................................
•
: Updated LEGEND to include WP
..................................................................................
•
: Changed Description of all bits to Privilege mode (write)
.......................................................
•
: Changed Description of CLKCLR and SYNCCLR bits. Corrected bits to CLKOUT and SYNCOUT
......