36
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Figures
5-8.
Logic Power Domain PD2 Power Status Register (LOGICPDPWRSTAT0) (offset = 40h)
.....................
5-9.
Logic Power Domain PD3 Power Status Register (LOGICPDPWRSTAT1) (offset = 44h)
.....................
5-10.
Logic Power Domain PD4 Power Status Register (LOGICPDPWRSTAT2) (offset = 48h)
.....................
5-11.
Logic Power Domain PD5 Power Status Register (LOGICPDPWRSTAT3) (offset = 4Ch)
.....................
5-12.
Logic Power Domain PD6 Power Status Register (LOGICPDPWRSTAT4) (offset = 50h)
.....................
5-13.
Global Control Register 1 (GLOBALCTRL1) (offset = A0h)
.........................................................
5-14.
Global Status Register (GLOBALSTAT) (offset = A8h)
..............................................................
5-15.
PSCON Diagnostic Compare Key Register (PRCKEYREG) (offset = ACh)
......................................
5-16.
LogicPD PSCON Diagnostic Compare Status Register 1 (LPDDCSTAT1) (offset = B0h)
.....................
5-17.
LogicPD PSCON Diagnostic Compare Status Register 2 (LPDDCSTAT2) (offset = B4h)
.....................
5-18.
Isolation Diagnostic Status Register (ISODIAGSTAT) (offset = C0h)
.............................................
6-1.
PINMMR9 Control Register [Address Offset = 134h]
................................................................
6-2.
Output Multiplexing Example
............................................................................................
6-3.
Input Multiplexing Example
..............................................................................................
6-4.
ADC Trigger Event Signal Generation from ePWMx
.................................................................
6-5.
GIOA[5] and N2HET1_NDIS Input Multiplexing Scheme
............................................................
6-6.
GIOB[2] and N2HET2_NDIS Input Multiplexing Scheme
............................................................
6-7.
Synchronizing ePWMx Modules to N2HET1 Time-Base
............................................................
6-8.
nERROR and nERROR1 Input Multiplexing
..........................................................................
6-9.
Using GIO Pin for External DMA Request
.............................................................................
6-10.
REVISION_REG: Revision Register (Offset = 00h)
..................................................................
6-11.
BOOT_REG: Boot Mode Register (Offset = 20h)
....................................................................
6-12.
KICK_REG0: Kicker Register 0 (Offset = 38h)
.......................................................................
6-13.
KICK_REG1: Kicker Register 1 (Offset = 3Ch)
.......................................................................
6-14.
ERR_RAW_STATUS_REG: Error Raw Status / Set Register (Offset = E0h)
....................................
6-15.
ERR_ENABLED_STATUS_REG: Error Enabled Status / Clear Register (Offset = E4h)
.......................
6-16.
ERR_ENABLE_REG: Error Signaling Enable Register (Offset = E8h)
............................................
6-17.
ERR_ENABLE_CLR_REG: Error Signaling Enable Clear Register (Offset = ECh)
.............................
6-18.
FAULT_ADDRESS_REG: Fault Address Register (Offset = F4h)
.................................................
6-19.
FAULT_STATUS_REG: Fault Status Register (Offset = F8h)
......................................................
6-20.
FAULT_CLEAR_REG: Fault Clear Register (Offset = FCh)
........................................................
6-21.
PINMMRnn: Pin Multiplexing Control Registers (Offset = 110h-1A4h)
............................................
6-22.
PINMMRnn: Pin Multiplexing Control Registers (Offset = 250h-29Ch)
............................................
6-23.
PINMMRnn: Pin Multiplexing Control Registers (Offset = 390h-3DCh)
...........................................
7-1.
ECC Organization for Bank 0-1 (288-Bits Wide)
.....................................................................
7-2.
ECC Organization for Bank 7 (72-Bits Wide)
........................................................................
7-3.
TI OTP Bank 0 Sector Information
.....................................................................................
7-4.
TI OTP Bank 0 Package and Memory Size Information
.............................................................
7-5.
TI OTP Bank 0 LPO Trim and Max HCLK Information
..............................................................
7-6.
TI OTP Bank 0 Symbolization Information (F008 01E0h-F008 01FFh)
...........................................
7-7.
TI OTP Bank 0 Temperature Sensor 1 Calibration Information (F008 0310h-F008 031Fh)
....................
7-8.
TI OTP Bank 0 Temperature Sensor 2 Calibration Information (F008 0320h-F008 032Fh)
....................
7-9.
TI OTP Bank 0 Temperature Sensor 3 Calibration Information (F008 0330h-F008 033Fh)
....................
7-10.
TI OTP Bank 0 Deliberate ECC Error Information
....................................................................
7-11.
Flash Read Control Register (FRDCNTL) (offset = 00h)
............................................................
7-12.
Read Margin Control Register (FSPRD) (offset = 04h)
..............................................................
7-13.
EEPROM Error Correction Control Register (EE_FEDACCTRL1) (offset = 08h)
................................
7-14.
Flash Port A Error and Status Register (FEDAC_PASTATUS) (offset = 14h)
...................................
7-15.
Flash Port B Error and Status Register (FEDAC_PBSTATUS) (offset = 18h)
...................................