60
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Figures
27-75. IF3 Update Enable 12 Register (DCAN IF3UPD12) [offset = 160h]
..............................................
27-76. IF3 Update Enable 34 Register (DCAN IF3UPD34) [offset = 164h]
..............................................
27-77. IF3 Update Enable 56 Register (DCAN IF3UPD56) [offset = 168h]
..............................................
27-78. IF3 Update Enable 78 Register (DCAN IF3UPD78) [offset = 16Ch]
.............................................
27-79. CAN TX IO Control Register (DCAN TIOC) [offset = 1E0h]
.......................................................
27-80. CAN RX IO Control Register (DCAN RIOC) [offset = 1E4h]
......................................................
28-1.
SPI Functional Logic Diagram
.........................................................................................
28-2.
MibSPI Functional Logic Diagram
.....................................................................................
28-3.
DMA Channel and Request Line (Logical) Structure in Multi-buffer Mode
......................................
28-4.
TG Interrupt Structure
..................................................................................................
28-5.
SPIFLG Interrupt Structure
.............................................................................................
28-6.
SPI Three-Pin Operation
..............................................................................................
28-7.
Operation with SPICS
..................................................................................................
28-8.
Operation with SPIENA
.................................................................................................
28-9.
SPI Five-Pin Option with SPIENA and SPICS
......................................................................
28-10. Format for Transmitting an 12-Bit Word
..............................................................................
28-11. Format for Receiving an 10-Bit Word
.................................................................................
28-12. Clock Mode with Polarity = 0 and Phase = 0
........................................................................
28-13. Clock Mode with Polarity = 0 and Phase = 1
........................................................................
28-14. Clock Mode with Polarity = 1 and Phase = 0
........................................................................
28-15. Clock Mode with Polarity = 1 and Phase = 1
........................................................................
28-16. Five Bits per Character (5-Pin Option)
...............................................................................
28-17. Example: t
C2TDELAY
= 8 VCLK Cycles
...................................................................................
28-18. Example: t
T2CDELAY
= 4 VCLK Cycles
...................................................................................
28-19. Transmit-Data-Finished-to-ENA-Inactive-Timeout
..................................................................
28-20. Chip-Select-Active-to-ENA-Signal-Active-Timeout
..................................................................
28-21. Typical Diagram when a Buffer in Master is in CSHOLD Mode (SPI-SPI)
......................................
28-22. Block Diagram Shift Register, MSB First
.............................................................................
28-23. Block Diagram Shift Register, LSB First
.............................................................................
28-24. 2-data Line Mode (Phase 0, Polarity 0)
..............................................................................
28-25. Two-Pin Parallel Mode Timing Diagram (Phase 0, Polarity 0)
....................................................
28-26. 4-Data Line Mode (Phase 0, Polarity 0)
..............................................................................
28-27. 4 Pins Parallel Mode Timing Diagram (Phase 0, Polarity 0)
.......................................................
28-28. 8-data Line Mode (Phase 0, Polarity 0)
..............................................................................
28-29. 8 Pins Parallel Mode Timing Diagram (Phase 0, Polarity 0)
.......................................................
28-30. Multi-buffer in Slave Mode
.............................................................................................
28-31. I/O Paths During I/O Loopback Modes
...............................................................................
28-32. SPI Global Control Register 0 (SPIGCR0) [offset = 00h]
..........................................................
28-33. SPI Global Control Register 1 (SPIGCR1) [offset = 04h]
..........................................................
28-34. SPI Interrupt Register (SPIINT0) [offset = 08h]
.....................................................................
28-35. SPI Interrupt Level Register (SPILVL) [offset = 0Ch]
...............................................................
28-36. SPI Flag Register (SPIFLG) [offset = 10h]
..........................................................................
28-37. SPI Pin Control Register 0 (SPIPC0) [offset = 14h]
................................................................
28-38. SPI Pin Control Register 1 (SPIPC1) [offset = 18h]
...............................................................
28-39. SPI Pin Control Register 2 (SPIPC2) [offset = 1Ch]
................................................................
28-40. SPI Pin Control Register 3 (SPIPC3) [offset = 20h]
...............................................................
28-41. SPI Pin Control Register 4 (SPIPC4) [offset = 24h]
...............................................................
28-42. SPI Pin Control Register 5 (SPIPC5) [offset = 28h]
...............................................................
28-43. SPI Pin Control Register 6 (SPIPC6) [offset = 2Ch]
...............................................................