HTU 1
FTU
HTU2
Peripheral Interconnect Subsystem
CRC2
PCR2
PCR3
EMAC
Slaves
DCAN1
DCAN2
DCAN3
MibSPI1
IOMM
PMM
Lockstep
VIMs
RTI
DCC1
DMA
EMIF
eQEP
1,2
eCAP
1..6
ePWM
1..7
NMPU
EMAC
DCAN4
PCR1
EMIF
Slave
CPU Interconnect Subsystem
Dual Cortex -R5F
CPUs in lockstep
32 kB Icache
& Dcache w /
ECC
POM
4MB Flash
&
128kB
Flash for
EEPROM
Emulation
w/ ECC
512kB
SRAM
w/
ECC
NMPU
NMPU
STC1
EPC
SCM
SYS
DCC2
STC2
DMM
DAP
CCM-
R5F
MibSPI2
MibSPI3
MibSPI4
LIN1/SCI1
LIN2/SCI2
SCI3
SCI4
I2C1
I2C2
FlexRay
GIO
N2HET1
N2HET2
MibADC 1
MibADC 2
ESM
MibSPI5
CRC1
Dma_portA
u
S
C
U
SDC MMR
Acp_s sram
Flash
portB
Flash
portA
emif
pom
Ps_scr_m
Dma
portA
Axi -m
Acp_m
Axi -pp
Dma portB
dap
dmm
htu1
ftu
htu2
emac
crc2
crc1
pcr3
Sdc mmr port
pcr2
pcr1
Ps_scr_s
Introduction
114
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Architecture
Figure 2-1. Architectural Block Diagram