DCAN Control Registers
1472
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Controller Area Network (DCAN) Module
27.17.17 New Data Registers (DCAN NWDAT12 to DCAN NWDAT78)
These registers hold the NewDat bits of the implemented message objects. By reading out these bits, the
CPU can check for new data in the message objects. The NewDat bit of a specific message object can be
set/reset by the CPU via the IF1/IF2 Interface Register sets, or by the Message Handler after reception of
a data frame or after a successful transmission.
Figure 27-39. New Data 12 Register (DCAN NWDAT12) [offset = 9Ch]
31
0
NewDat[32:1]
R-0
LEGEND: R = Read only; -
n
= value after reset
Figure 27-40. New Data 34 Register (DCAN NWDAT34) [offset = A0h]
31
0
NewDat[64:33]
R-0
LEGEND: R = Read only; -
n
= value after reset
Figure 27-41. New Data 56 Register (DCAN NWDAT56) [offset = A4h]
31
0
NewDat[96:65]
R-0
LEGEND: R = Read only; -
n
= value after reset
Figure 27-42. New Data 78 Register (DCAN NWDAT78) [offset = A8h]
31
0
NewDat[128:97]
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 27-21. New Data Registers Field Descriptions
Bit
Name
Value
Description
31-0
NewDat[128:1]
New Data Bits (for all message objects).
0
No new data has been written into the data portion of this message object by the Message Handler
since the last time when this flag was cleared by the CPU.
1
The Message Handler or the CPU has written new data into the data portion of this message
object.