ADC Registers
884
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Analog To Digital Converter (ADC) Module
Table 22-8. ADC Operating Mode Control Register (ADOPMODECR) Field Descriptions (continued)
Bit
Field
Value
Description
24
COS
This bit affects
emulation operation only
. It defines whether the ADC core clock (ADCLK) is
immediately halted when the emulation system enters suspend mode or if it should continue
operating normally.
Note
: If COS = 0 when the ADC module enters the emulation mode, then the accuracy of
the conversion results can be affected depending on how long the module stays in the
emulation mode.
Any operation mode read/write:
0
ADC module halts all ongoing conversions immediately after emulation mode is entered.
1
ADC module continues all ongoing conversions as per the configurations of the three
conversion groups.
23-21
Reserved
0
Reads return 0. Writes have no effect.
20-17
CHN_TEST_EN
Enable the input channels’ impedance measurement mode.
This mode is reserved for use by TI.
Any operation mode read/write:
Ah
Input impedance measurement mode is disabled.
5h
Input impedance measurement mode is enabled.
other values Input impedance measurement mode is disabled.
16
RAM_TEST_EN
Enable the ADC Results’ RAM Test Mode.
Refer to
for more details.
Any operation mode read/write:
0
ADC RAM Test Mode is disabled. The application cannot write to the ADC RAM by the CPU
or the DMA.
1
ADC RAM Test Mode is enabled. The application can directly write to the ADC RAM by the
CPU or the DMA.
15-9
Reserved
0
Reads return 0. Writes have no effect.
8
POWERDOWN
ADC Power Down. This bit powers down only the ADC core; the digital logic in the
sequencer stays active. To release the core from power down mode, this bit must be
cleared. If a conversion is ongoing, the ADC module will wait until the current conversion is
completed before powering down the ADC core.
Also refer to
, ADC Power-Up Delay Control Register
(ADPWRUPDLYCTRL).
Any operation mode read/write:
0
The state of the ADC core is controlled by the IDLE_PWRDN bit, or by a global power down
mode entry.
1
ADC core is in the power-down state.
7-5
Reserved
0
Reads return 0. Writes have no effect.
4
IDLE_PWRDN
ADC Power Down When Idle. When this bit is set, the ADC module will automatically power
down the ADC core whenever there are no conversions ongoing or pending. This is the
enhanced power down mode.
Also refer to
, ADC Power-Up Delay Control Register
(ADPWRUPDLYCTRL).
Any operation mode read/write:
0
The ADC stays in the normal operating mode even if no conversions are ongoing or
pending. The power down state is entered only by configuring the POWER DOWN bit or via
a global power down mode entry.
1
Enhanced power down mode is enabled.
3-1
Reserved
0
Reads return 0. Writes have no effect.
0
ADC_EN
ADC Enable. This bit must be set to allow the ADC module to be configured to perform any
conversions.
Any operation mode read/write:
0
No ADC conversions can occur. The input channel select registers: ADEVSEL, ADG1SEL,
and ADG2SEL are held at their reset values.
1
ADC conversions can now proceed as configured.