Control Registers
1577
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Multi-Buffered Serial Peripheral Interface Module (MibSPI) with Parallel Pin
Option (MibSPIP)
28.3.28 TG Interrupt Enable Clear Register (TGITENCR)
The register TGITENCR is used to clear the interrupt enables for the TG-completed interrupt and the TG-
suspended interrupts.
The register map shown in
and
represents a super-set device with the
maximum number of TGs (16) assumed. The actual number of bits available varies per device.
Figure 28-63. TG Interrupt Enable Clear Register (TGITENCR) [offset = 78h]
31
16
CLRINTENRDY[15:0]
R/W-0
15
0
CLRINTENSUS[15:0]
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
Table 28-37. TG Interrupt Enable Clear Register (TGITENCR) Field Descriptions
Bit
Field
Value
Description
31-16
CLRINTENRDY[
n
]
TG interrupt clear (disabled) when transfer finished. Bit 16 corresponds to TG0, bit 17
corresponds to TG1, and so on.
0
Read: The TGx-completed interrupt is disabled. This interrupt does not get generated when
TGx completes.
Write: A write of 0 to this bit has no effect.
1
Read: The TGx-completed interrupt is enabled. The interrupt gets generated when TGx
completes.
Write: Disable the TGx-completed interrupt. The interrupt does not get generated when TGx
completes.
15-0
CLRINTENSUS[
n
]
TG interrupt clear (disabled) when transfer suspended. Bit 0 corresponds to TG0, bit 1
corresponds to TG1, and so on.
0
Read: The TGx-completed interrupt is disabled. This interrupt does not get generated when
TGx is suspended.
Write: A write of 0 to this bit has no effect.
1
Read: The TGx-completed interrupt is enabled. The interrupt gets generated when TGx is
suspended.
Write: Disable the TGx-completed interrupt. The interrupt does not get generated when TGx is
suspended.