HTU Control Registers
1148
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
High-End Timer Transfer Unit (HTU) Module
24.4 HTU Control Registers
provides a summary of the registers. The registers support 8-bit, 16-bit, and 32-bit writes. The
offset is relative to the associated peripheral select. See the following sections for detailed descriptions of
the registers. The base address for the control registers is FFF7 A400h for HTU1 and FFF7 A500h for
HTU2. The address locations not listed, are reserved.
Table 24-10. HTU Control Registers
Offset
Acronym
Register Description
Section
00h
HTU GC
Global Control Register
04h
HTU CPENA
Control Packet Enable Register
08h
HTU BUSY0
Control Packet Busy Register 0
0Ch
HTU BUSY1
Control Packet Busy Register 1
10h
HTU BUSY2
Control Packet Busy Register 2
14h
HTU BUSY3
Control Packet Busy Register 3
18h
HTU ACPE
Active Control Packet and Error Register
20h
HTU RLBECTRL
Request Lost and Bus Error Control Register
24h
HTU BFINTS
Buffer Full Interrupt Enable Set Register
28h
HTU BFINTC
Buffer Full Interrupt Enable Clear Register
2Ch
HTU INTMAP
Interrupt Mapping Register
34h
HTU INTOFF0
Interrupt Offset Register 0
38h
HTU INTOFF1
Interrupt Offset Register 1
3Ch
HTU BIM
Buffer Initialization Mode Register
40h
HTU RLOSTFL
Request Lost Flag Register
44h
HTU BFINTFL
Buffer Full Interrupt Flag Register
48h
HTU BERINTFL
BER Interrupt Flag Register
4Ch
HTU MP1S
Memory Protection 1 Start Address Register
50h
HTU MP1E
Memory Protection 1 End Address Register
54h
HTU DCTRL
Debug Control Register
58h
HTU WPR
Watch Point Register
5Ch
HTU WMR
Watch Mask Register
60h
HTU ID
Module Identification Register
64h
HTU PCR
Parity Control Register
68h
HTU PAR
Parity Address Register
70h
HTU MPCS
Memory Protection Control and Status Register
74h
HTU MP0S
Memory Protection 0 Start Address Register
78h
HTU MP0E
Memory Protection 0 End Address Register