SDC MMR Registers
272
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Interconnect
4.4
SDC MMR Registers
lists the Safety Diagnostic Checker registers. The registers support only 32-bit reads. The offset
is relative to the base address. The base address for the registers is FA00 0000h.
Table 4-5. SDC MMR Registers
Offset
Acronym
Register Description
Section
0h
SDC_STATUS
SDC Status Register
4h
SDC_CONTROL
SDC Control Register
8h
ERR_GENERIC_PARITY
Error Generic Parity Register
Ch
ERR_UNEXPECTED_TRANS
Error Unexpected Transaction Register
10h
ERR_TRANS_ID
Error Transaction ID Register
14h
ERR_TRANS_SIGNATURE
Error Transaction Signature Register
18h
ERR_TRANS_TYPE
Error Transaction Type Register
1Ch
ERR_USER_PARITY
Error User Parity Register
20h
SERR_UNEXPECTED_MID
Slave Error Unexpected Master ID register
24h
SERR_ADDR_DECODE
Slave Error Address Decode Register
28h
SERR_USER_PARITY
Slave Error User Parity Register