14
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Contents
20.3
Control Registers and Control Packets
................................................................................
20.3.1
Global Configuration Registers
...............................................................................
20.3.2
Channel Configuration
.........................................................................................
21
External Memory Interface (EMIF)
.......................................................................................
21.1
Introduction
................................................................................................................
21.1.1
Purpose of the Peripheral
.....................................................................................
21.1.2
Features
..........................................................................................................
21.1.3
Functional Block Diagram
.....................................................................................
21.2
EMIF Module Architecture
...............................................................................................
21.2.1
EMIF Clock Control
.............................................................................................
21.2.2
EMIF Requests
..................................................................................................
21.2.3
EMIF Signal Descriptions
......................................................................................
21.2.4
EMIF Signal Multiplexing Control
.............................................................................
21.2.5
SDRAM Controller and Interface
.............................................................................
21.2.6
Asynchronous Controller and Interface
......................................................................
21.2.7
Data Bus Parking
...............................................................................................
21.2.8
Reset and Initialization Considerations
......................................................................
21.2.9
Interrupt Support
................................................................................................
21.2.10
DMA Event Support
...........................................................................................
21.2.11
EMIF Signal Multiplexing
.....................................................................................
21.2.12
Memory Map
...................................................................................................
21.2.13
Priority and Arbitration
........................................................................................
21.2.14
System Considerations
.......................................................................................
21.2.15
Power Management
..........................................................................................
21.2.16
Emulation Considerations
....................................................................................
21.3
EMIF Registers
............................................................................................................
21.3.1
Module ID Register (MIDR)
...................................................................................
21.3.2
Asynchronous Wait Cycle Configuration Register (AWCC)
...............................................
21.3.3
SDRAM Configuration Register (SDCR)
....................................................................
21.3.4
SDRAM Refresh Control Register (SDRCR)
................................................................
21.3.5
Asynchronous
n
Configuration Registers (CE2CFG-CE5CFG)
..........................................
21.3.6
SDRAM Timing Register (SDTIMR)
..........................................................................
21.3.7
SDRAM Self Refresh Exit Timing Register (SDSRETR)
..................................................
21.3.8
EMIF Interrupt Raw Register (INTRAW)
.....................................................................
21.3.9
EMIF Interrupt Masked Register (INTMSK)
.................................................................
21.3.10
EMIF Interrupt Mask Set Register (INTMSKSET)
........................................................
21.3.11
EMIF Interrupt Mask Clear Register (INTMSKCLR)
......................................................
21.3.12
Page Mode Control Register (PMCR)
......................................................................
21.4
Example Configuration
...................................................................................................
21.4.1
Hardware Interface
.............................................................................................
21.4.2
Software Configuration
.........................................................................................
22
Analog To Digital Converter (ADC) Module
..........................................................................
22.1
Overview
..................................................................................................................
22.1.1
Introduction
.....................................................................................................
22.2
Basic Operation
...........................................................................................................
22.2.1
Basic Features and Usage of the ADC
.....................................................................
22.2.2
Advanced Conversion Group Configuration Options
......................................................
22.2.3
ADC Module Basic Interrupts
................................................................................
22.2.4
ADC Module DMA Requests
.................................................................................
22.2.5
ADC Magnitude Threshold Interrupts
.......................................................................
22.2.6
ADC Special Modes
............................................................................................
22.2.7
ADC Results’ RAM Special Features
........................................................................
22.2.8
ADEVT Pin General Purpose I/O Functionality
.............................................................