24
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Contents
29.4
Low-Power Mode
........................................................................................................
29.4.1
Entering Sleep Mode
.........................................................................................
29.4.2
Wakeup
.........................................................................................................
29.4.3
Wakeup Timeouts
.............................................................................................
29.5
Emulation Mode
.........................................................................................................
29.6
GPIO Functionality
......................................................................................................
29.6.1
GPIO Functionality
............................................................................................
29.6.2
Under Reset
...................................................................................................
29.6.3
Out of Reset
...................................................................................................
29.6.4
Open-Drain Feature Enabled on a Pin
.....................................................................
29.6.5
Summary
.......................................................................................................
29.7
SCI/LIN Control Registers
..............................................................................................
29.7.1
SCI Global Control Register 0 (SCIGCR0)
................................................................
29.7.2
SCI Global Control Register 1 (SCIGCR1)
................................................................
29.7.3
SCI Global Control Register 2 (SCIGCR2)
................................................................
29.7.4
SCI Set Interrupt Register (SCISETINT)
...................................................................
29.7.5
SCI Clear Interrupt Register (SCICLEARINT)
.............................................................
29.7.6
SCI Set Interrupt Level Register (SCISETINTLVL)
.......................................................
29.7.7
SCI Clear Interrupt Level Register (SCICLEARINTLVL)
.................................................
29.7.8
SCI Flags Register (SCIFLR)
................................................................................
29.7.9
SCI Interrupt Vector Offset 0 (SCIINTVECT0)
............................................................
29.7.10
SCI Interrupt Vector Offset 1 (SCIINTVECT1)
...........................................................
29.7.11
SCI Format Control Register (SCIFORMAT)
............................................................
29.7.12
Baud Rate Selection Register (BRS)
.....................................................................
29.7.13
SCI Data Buffers (SCIED, SCIRD, SCITD)
..............................................................
29.7.14
SCI Pin I/O Control Register 0 (SCIPIO0)
...............................................................
29.7.15
SCI Pin I/O Control Register 1 (SCIPIO1)
...............................................................
29.7.16
SCI Pin I/O Control Register 2 (SCIPIO2)
...............................................................
29.7.17
SCI Pin I/O Control Register 3 (SCIPIO3)
...............................................................
29.7.18
SCI Pin I/O Control Register 4 (SCIPIO4)
...............................................................
29.7.19
SCI Pin I/O Control Register 5 (SCIPIO5)
...............................................................
29.7.20
SCI Pin I/O Control Register 6 (SCIPIO6)
...............................................................
29.7.21
SCI Pin I/O Control Register 7 (SCIPIO7)
...............................................................
29.7.22
SCI Pin I/O Control Register 8 (SCIPIO8)
...............................................................
29.7.23
LIN Compare Register (LINCOMPARE)
..................................................................
29.7.24
LIN Receive Buffer 0 Register (LINRD0)
.................................................................
29.7.25
LIN Receive Buffer 1 Register (LINRD1)
.................................................................
29.7.26
LIN Mask Register (LINMASK)
............................................................................
29.7.27
LIN Identification Register (LINID)
.........................................................................
29.7.28
LIN Transmit Buffer 0 Register (LINTD0)
.................................................................
29.7.29
LIN Transmit Buffer 1 Register (LINTD1)
.................................................................
29.7.30
Maximum Baud Rate Selection Register (MBRS)
.......................................................
29.7.31
Input/Output Error Enable (IODFTCTRL) Register
......................................................
30
Serial Communication Interface (SCI) Module
.....................................................................
30.1
Introduction
...............................................................................................................
30.1.1
SCI Features
...................................................................................................
30.1.2
Block Diagram
.................................................................................................
30.2
SCI Communication Formats
..........................................................................................
30.2.1
SCI Frame Formats
...........................................................................................
30.2.2
SCI Timing Mode
..............................................................................................
30.2.3
SCI Baud Rate
.................................................................................................
30.2.4
SCI Multiprocessor Communication Modes
...............................................................
30.3
SCI Interrupts
............................................................................................................