16
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Contents
22.3.53
ADC Group2 Sample Cap Discharge Control Register (ADG2SAMPDISEN)
........................
22.3.54
ADC Magnitude Compare Interrupt Control Registers (ADMAGINTxCR)
.............................
22.3.55
ADC Magnitude Compare Interruptx Mask Register (ADMAGINTxMASK)
............................
22.3.56
ADC Magnitude Compare Interrupt Enable Set Register (ADMAGINTENASET)
....................
22.3.57
ADC Magnitude Compare Interrupt Enable Clear Register (ADMAGINTENACLR)
..................
22.3.58
ADC Magnitude Compare Interrupt Flag Register (ADMAGINTFLG)
..................................
22.3.59
ADC Magnitude Compare Interrupt Offset Register (ADMAGINTOFF)
................................
22.3.60
ADC Event Group FIFO Reset Control Register (ADEVFIFORESETCR)
.............................
22.3.61
ADC Group1 FIFO Reset Control Register (ADG1FIFORESETCR)
...................................
22.3.62
ADC Group2 FIFO Reset Control Register (ADG2FIFORESETCR)
...................................
22.3.63
ADC Event Group RAM Write Address Register (ADEVRAMWRADDR)
.............................
22.3.64
ADC Group1 RAM Write Address Register (ADG1RAMWRADDR)
....................................
22.3.65
ADC Group2 RAM Write Address Register (ADG2RAMWRADDR)
....................................
22.3.66
ADC Parity Control Register (ADPARCR)
.................................................................
22.3.67
ADC Parity Error Address Register (ADPARADDR)
.....................................................
22.3.68
ADC Power-Up Delay Control Register (ADPWRUPDLYCTRL)
.......................................
22.3.69
ADC Event Group Channel Selection Mode Control Register (ADEVCHNSELMODECTRL)
......
22.3.70
ADC Group1 Channel Selection Mode Control Register (ADG1CHNSELMODECTRL)
............
22.3.71
ADC Group2 Channel Selection Mode Control Register (ADG2CHNSELMODECTRL)
............
22.3.72
ADC Event Group Current Count Register (ADEVCURRCOUNT)
.....................................
22.3.73
ADC Event Group Maximum Count Register (ADEVMAXCOUNT)
....................................
22.3.74
ADC Group1 Current Count Register (ADG1CURRCOUNT)
...........................................
22.3.75
ADC Group1 Maximum Count Register (ADG1MAXCOUNT)
..........................................
22.3.76
ADC Group2 Current Count Register (ADG2CURRCOUNT)
...........................................
22.3.77
ADC Group2 Maximum Count Register (ADG2MAXCOUNT)
..........................................
23
High-End Timer (N2HET) Module
........................................................................................
23.1
Overview
...................................................................................................................
23.1.1
Features
..........................................................................................................
23.1.2
Major Advantages
..............................................................................................
23.1.3
Block Diagram
...................................................................................................
23.1.4
Timer Module Structure and Execution
......................................................................
23.1.5
Performance
.....................................................................................................
23.1.6
N2HET Compared to NHET
...................................................................................
23.1.7
NHET and N2HET Compared to HET
.......................................................................
23.1.8
Instructions Features
...........................................................................................
23.1.9
Program Usage
.................................................................................................
23.2
N2HET Functional Description
..........................................................................................
23.2.1
Specialized Timer Micromachine
.............................................................................
23.2.2
N2HET RAM Organization
....................................................................................
23.2.3
Time Base
.......................................................................................................
23.2.4
Host Interface
...................................................................................................
23.2.5
I/O Control
.......................................................................................................
23.2.6
Suppression Filters
.............................................................................................
23.2.7
Interrupts and Exceptions
.....................................................................................
23.2.8
Hardware Priority Scheme
.....................................................................................
23.2.9
N2HET Requests to DMA and HTU
..........................................................................
23.3
Angle Functions
...........................................................................................................
23.3.1
Software Angle Generator
.....................................................................................
23.3.2
Hardware Angle Generator (HWAG)
.........................................................................
23.4
N2HET Control Registers
..............................................................................................
23.4.1
Global Configuration Register (HETGCR)
.................................................................
23.4.2
Prescale Factor Register (HETPFR)
.......................................................................
23.4.3
N2HET Current Address Register (HETADDR)
...........................................................