31
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Contents
36.3.10
DMM Direct Data Mode Pointer Register (DMMDDMPT)
..............................................
36.3.11
DMM Direct Data Mode Interrupt Pointer Register (DMMINTPT)
.....................................
36.3.12
DMM Destination x Region 1 (DMMDESTxREG1)
......................................................
36.3.13
DMM Destination x Blocksize 1 (DMMDESTxBL1)
.....................................................
36.3.14
DMM Destination x Region 2 (DMMDESTxREG2)
......................................................
36.3.15
DMM Destination x Blocksize 2 (DMMDESTxBL2)
.....................................................
36.3.16
DMM Pin Control 0 (DMMPC0)
............................................................................
36.3.17
DMM Pin Control 1 (DMMPC1)
............................................................................
36.3.18
DMM Pin Control 2 (DMMPC2)
............................................................................
36.3.19
DMM Pin Control 3 (DMMPC3)
............................................................................
36.3.20
DMM Pin Control 4 (DMMPC4)
............................................................................
36.3.21
DMM Pin Control 5 (DMMPC5)
............................................................................
36.3.22
DMM Pin Control 6 (DMMPC6)
............................................................................
36.3.23
DMM Pin Control 7 (DMMPC7)
............................................................................
36.3.24
DMM Pin Control 8 (DMMPC8)
............................................................................
37
RAM Trace Port (RTP)
......................................................................................................
37.1
Overview
..................................................................................................................
37.1.1
Features
........................................................................................................
37.1.2
Block Diagram
.................................................................................................
37.2
Module Operation
.......................................................................................................
37.2.1
Trace Mode
....................................................................................................
37.2.2
Direct Data Mode (DDM)
.....................................................................................
37.2.3
Trace Regions
.................................................................................................
37.2.4
Overflow/Empty Handling
....................................................................................
37.2.5
Signal Description
.............................................................................................
37.2.6
Data Rate
......................................................................................................
37.2.7
GIO Function
...................................................................................................
37.3
RTP Control Registers
..................................................................................................
37.3.1
RTP Global Control Register (RTPGLBCTRL)
............................................................
37.3.2
RTP Trace Enable Register (RTPTRENA)
................................................................
37.3.3
RTP Global Status Register (RTPGSR)
....................................................................
37.3.4
RTP RAM 1 Trace Region Registers (RTPRAM1REG[1:2])
............................................
37.3.5
RTP RAM 2 Trace Region Registers (RTPRAM2REG[1:2])
............................................
37.3.6
RTP RAM 3 Trace Region Registers (RTPRAM3REG[1:2])
............................................
37.3.7
RTP Peripheral Trace Region Registers (RTPPERREG[1:2])
..........................................
37.3.8
RTP Direct Data Mode Write Register (RTPDDMW)
.....................................................
37.3.9
RTP Pin Control 0 Register (RTPPC0)
.....................................................................
37.3.10
RTP Pin Control 1 Register (RTPPC1)
...................................................................
37.3.11
RTP Pin Control 2 Register (RTPPC2)
...................................................................
37.3.12
RTP Pin Control 3 Register (RTPPC3)
...................................................................
37.3.13
RTP Pin Control 4 Register (RTPPC4)
...................................................................
37.3.14
RTP Pin Control 5 Register (RTPPC5)
...................................................................
37.3.15
RTP Pin Control 6 Register (RTPPC6)
...................................................................
37.3.16
RTP Pin Control 7 Register (RTPPC7)
...................................................................
37.3.17
RTP Pin Control 8 Register (RTPPC8)
...................................................................
38
eFuse Controller
.............................................................................................................
38.1
Overview
..................................................................................................................
38.2
Introduction
...............................................................................................................
38.3
eFuse Controller Testing
...............................................................................................
38.3.1
eFuse Controller Connections to ESM
.....................................................................
38.3.2
Checking for eFuse Errors After Power Up
................................................................
38.4
eFuse Controller Registers
.............................................................................................
38.4.1
EFC Boundary Control Register (EFCBOUND)
...........................................................