9
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Contents
14.1
Introduction
................................................................................................................
14.1.1
Features
..........................................................................................................
14.2
Quick Start
.................................................................................................................
14.3
Oscillator
...................................................................................................................
14.3.1
Oscillator Implementation
......................................................................................
14.3.2
Oscillator Enable
................................................................................................
14.3.3
Oscillator Disable
...............................................................................................
14.4
Low Power Oscillator and Clock Detect (LPOCLKDET)
.............................................................
14.4.1
Clock Detect
.....................................................................................................
14.4.2
Behavior on Oscillator Failure
.................................................................................
14.4.3
Recovery from Oscillator Failure
.............................................................................
14.4.4
LPOCLKDET Enable
...........................................................................................
14.4.5
LPOCLKDET Disable
..........................................................................................
14.4.6
Trimming the HF LPO Oscillator
..............................................................................
14.5
PLL
.........................................................................................................................
14.5.1
Modulation
.......................................................................................................
14.5.2
PLL Output Control
.............................................................................................
14.5.3
Behavior on PLL Fail
...........................................................................................
14.5.4
Recovery from a PLL Failure
..................................................................................
14.5.5
PLL Modulation Depth Measurement
........................................................................
14.5.6
PLL Frequency Measurement Circuit
........................................................................
14.5.7
PLL2
..............................................................................................................
14.6
PLL Control Registers
....................................................................................................
14.6.1
PLL Modulation Depth Measurement Control Register (SSWPLL1)
.....................................
14.6.2
SSW PLL BIST Control Register 2 (SSWPLL2)
............................................................
14.6.3
SSW PLL BIST Control Register 3 (SSWPLL3)
............................................................
14.7
Phase-Locked Loop Theory of Operation
.............................................................................
14.7.1
Phase-Frequency Detector
....................................................................................
14.7.2
Charge Pump and Loop Filter
.................................................................................
14.7.3
Voltage-Controlled Oscillator
..................................................................................
14.7.4
Frequency Modulation
.........................................................................................
14.8
Programming Example
...................................................................................................
15
Dual-Clock Comparator (DCC) Module
................................................................................
15.1
Introduction
................................................................................................................
15.1.1
Main Features
...................................................................................................
15.1.2
Block Diagram
...................................................................................................
15.2
Module Operation
.........................................................................................................
15.2.1
Continuous Monitoring Mode
..................................................................................
15.2.2
Single-Shot Measurement Mode
.............................................................................
15.3
Clock Source Selection for Counter0 and Counter1
.................................................................
15.4
DCC Control Registers
...................................................................................................
15.4.1
DCC Global Control Register (DCCGCTRL)
...............................................................
15.4.2
DCC Revision Id Register (DCCREV)
......................................................................
15.4.3
DCC Counter0 Seed Register (DCCCNT0SEED)
.........................................................
15.4.4
DCC Valid0 Seed Register (DCCVALID0SEED)
..........................................................
15.4.5
DCC Counter1 Seed Register (DCCCNT1SEED)
.........................................................
15.4.6
DCC Status Register (DCCSTAT)
...........................................................................
15.4.7
DCC Counter0 Value Register (DCCCNT0)
................................................................
15.4.8
DCC Valid0 Value Register (DCCVALID0)
.................................................................
15.4.9
DCC Counter1 Value Register (DCCCNT1)
................................................................
15.4.10
DCC Counter1 Clock Source Selection Register (DCCCNT1CLKSRC)
..............................
15.4.11
DCC Counter0 Clock Source Selection Register (DCCCNT0CLKSRC)
..............................
16
Error Signaling Module (ESM)
............................................................................................