PMM Registers
289
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Power Management Module (PMM)
5.4.4 Power Domain Clock Disable Set Register (PDCLKDISSETREG)
The default values of the control fields are determined by the device reset configuration word stored in the
TI-OTP region of flash bank 0.
Figure 5-6. Power Domain Clock Disable Set Register (PDCLKDISSETREG) (offset = 24h)
31
8
Reserved
R-0
7
5
4
3
2
1
0
Reserved
PDCLK_DISSET[4]
PDCLK_DISSET[3]
PDCLK_DISSET[2]
PDCLK_DISSET[1]
PDCLK_DISSET[0]
R-0
R/WP-n
R/WP-n
R/WP-n
R/WP-n
R/WP-n
LEGEND: R/W = Read/Write; R = Read only; WP = Write in privileged mode only; -
n
= value after reset
Table 5-5. Power Domain Clock Disable Set Register (PDCLKDISSETREG)
Field Descriptions
Bit
Field
Value
Description
31-5
Reserved
0
Reads return 0. Writes have no effect.
4
PDCLK_DISSET[4]
Read in User and Privileged Mode returns the current value of PDCLK_DISSET[4]. Write in
Privileged Mode only.
0
No effect to state of clocks to power domain PD6.
1
Disable clocks to logic power domain PD6.
3
PDCLK_DISSET[3]
Read in User and Privileged Mode returns the current value of PDCLK_DISSET[3]. Write in
Privileged Mode only.
0
No effect to state of clocks to power domain PD5.
1
Disable clocks to logic power domain PD5.
2
PDCLK_DISSET[2]
Read in User and Privileged Mode returns the current value of PDCLK_DISSET[2]. Write in
Privileged Mode only.
0
No effect to state of clocks to power domain PD4.
1
Disable clocks to logic power domain PD4.
1
PDCLK_DISSET[1]
Read in User and Privileged Mode returns the current value of PDCLK_DISSET[1]. Write in
Privileged Mode only.
0
No effect to state of clocks to power domain PD3.
1
Disable clocks to logic power domain PD3.
0
PDCLK_DISSET[0]
Read in User and Privileged Mode returns the current value of PDCLK_DISSET[0]. Write in
Privileged Mode only.
0
No effect to state of clocks to power domain PD2.
1
Disable clocks to logic power domain PD2.