CHAPTER 5 MEMORY ACCESS CONTROL FUNCTION
188
User’s Manual U14359EJ4V0UM
Figure 5-15. SDRAM Single Write Cycle (1/3)
(a) During off-page access
TACT
Off-page
ACT
WR
TW
TWR
TWPRE
TWE
Data
Address
Address
SDCLK (output)
BCYST (output)
SDCKE (output)
H
Command
SDRAS (output)
SDCAS (output)
CSn (output)
WE (output)
LDQM (output)
UDQM (output)
Note
(output)
Address
Bank
address
Bank address (output)
Address
Row
address
A10 (output)
Address
Column address
Row
address
A0 to A9 (output)
D0 to D15 (I/O)
Address
Address
Note
Addresses other than the bank address, A10, and A0 to A9.
Remarks 1.
The broken lines indicate the high-impedance state.
2.
n = 1, 3, 4, 6