CHAPTER 5 MEMORY ACCESS CONTROL FUNCTION
167
User’s Manual U14359EJ4V0UM
Figure 5-8. EDO DRAM Access Timing (3/5)
(c) Read timing (when two idle states are inserted)
TRPW
Note
T1
WAIT (input)
D0 to D15 (I/O)
IOWR (output)
IORD (output)
LWR/LCAS (output)
UWR/UCAS (output)
WE (output)
OE (output)
RD (output)
CSn/RASm (output)
BCYST (output)
A0 to A25 (output)
CLKOUT (output)
T2
TW
TRHW
TCPW
Note
TW
TE
TI
TI
T1
TB
Row address
Column address
Column address
Data
Data
Note
TRPW and TCPW are always inserted for 1 or more cycles.
Remarks 1.
The broken lines indicate the high-impedance state.
2.
n = 0 to 7, m = 1, 3, 4, 6