CHAPTER 4 BUS CONTROL FUNCTION
136
User’s Manual U14359EJ4V0UM
(2) SDRAM (when read, latency = 2, three idle states inserted)
TPRE
Note 3
TW
TACT
D0 to D15 (I/O)
WE (output)
OE (output)
RD (output)
SDCAS (output)
SDRAS (output)
CSn (output)
BCYST (output)
A0 to A9 (output)
A10 (output)
Bank address (output)
SDCLK (output)
TREAD TLATE TLATE
TBCW
TW
TH
TH
TI
Note 1
TI
Note 1
TI
Note 1
TI
Note 2
TI
Note 2
HLDRQ (input)
HLDAK (output)
Note 4
(output)
SDCKE (output)
LDQM (output)
UDQM (output)
H
BCW
Address
Address
Address
Address
Bank
address
Row
address
Row
address
Column address
Undefined
Undefined
Undefined
Undefined
Data
Notes 1.
This idle state (TI) is inserted by means of a BCC register setting.
2.
This idle state (TI) is independent of the BCC register setting.
3.
The all bank precharge command is always executed.
4.
Addresses other than the bank address, A10, and A0 to A9.
Remarks 1.
The
circle
{
indicates the sampling timing.
2.
The broken lines indicate the high-impedance state.
3.
n = 1, 3, 4, 6