CHAPTER 2 PIN FUNCTIONS
43
User’s Manual U14359EJ4V0UM
(2/4)
Pin Name
I/O
Function
Alternate Function
SI0
P41/RXD0
SI1
P44/RXD1
SI2
Input
CSI0 to CSI2 serial reception data input (3-wire)
P31/INTP131
SCK0
P42
SCK1
P45
SCK2
I/O
CSI0 to CSI2 serial clock I/O (3-wire)
P32/INTP132
TXD0
P40/SO0
TXD1
P43/SO1
TXD2
Output
UART0 to UART2 serial transmission data output
P33/INTP133
RXD0
P41/SI0
RXD1
P44/SI1
RXD2
Input
UART0 to UART2 serial reception data input
P34/INTP120
PWM0
P00
PWM1
Output
PWM pulse signal output
P10
ANI0 to ANI7
Input
Analog inputs to A/D converter
P70 to P77
ADTRG
Input
A/D converter external trigger input
P37/INTP123
DMARQ0
P04/INTP100
DMARQ1
P05/INTP101
DMARQ2
P06/INTP102
DMARQ3
Input
DMA request signal input
P07/INTP103
DMAAK0
PBD0
DMAAK1
PBD1
DMAAK2
PBD2
DMAAK3
Output
DMA acknowledge signal output
PBD3
TC0
P24/INTP110
TC1
P25/INTP111
TC2
P26/INTP112
TC3
Output
DMA transfer end (terminal count) signal output
P27/INTP113
NMI
Input
Non-maskable interrupt request signal input
P20
MODE0
−
MODE1
−
MODE2
Input
V850E/MA1 operating mode specification
V
PP
V
PP
Input
Flash memory programming power-supply application pin
(
µ
PD70F3107A only)
MODE2
WAIT
Input
Control signal input that inserts a wait in the bus cycle
PCM0
HLDAK
Output
Bus hold acknowledge output
PCM2
HLDRQ
Input
Bus hold request input
PCM3
REFRQ
Output
Refresh request signal output for DRAM
PCM4
SELFREF
Input
Self-refresh request input for DRAM
PCM5