APPENDIX C INDEX
User’s Manual U14359EJ4V0UM
563
[H]
HALT mode............................................................ 312
HLDAK..................................................................... 54
HLDRQ .................................................................... 54
How to distinguish flash memory and mask ROM
versions ................................................................. 542
[I]
ID ........................................................................... 283
IDLE mode............................................................. 314
Idle state insertion function .................................... 126
Illegal opcode definition ......................................... 291
Image....................................................................... 73
IMR0 to IMR3......................................................... 282
Input clock selection............................................... 301
In-service priority register....................................... 283
Integral linearity error ............................................. 440
Internal block diagram.............................................. 35
Interrupt control register......................................... 279
Interrupt factors...................................................... 263
Interrupt latency time ............................................. 297
Interrupt mask registers 0 to 3 ............................... 282
Interrupt trigger mode selection ............................. 284
INTM0 .................................................................... 271
INTM1 to INTM4 .................................................... 284
INTP000, INTP001 .................................................. 47
INTP010, INTP011 .................................................. 48
INTP020, INTP021 .................................................. 49
INTP030, INTP031 .................................................. 52
INTP100 to INTP103................................................ 47
INTP110 to INTP113................................................ 49
INTP120 to INTP123................................................ 50
INTP130 to INTP133................................................ 50
IORD........................................................................ 57
IOWR ....................................................................... 57
ISPR ...................................................................... 283
[L]
LBE .......................................................................... 58
LCAS ....................................................................... 55
LDQM ...................................................................... 55
List of pin function .................................................... 39
Lock register .......................................................... 306
LOCKR .................................................................. 306
LWR......................................................................... 55
[M]
Maskable interrupt status flag ................................ 283
Maskable interrupts ................................................272
Maximum response time for DMA transfer request 261
Memory block function..............................................97
Memory map ............................................................75
MODE0 to MODE2 ...................................................60
Multiple interrupt processing control .......................295
[N]
Next address setting function .................................257
NMI...........................................................................49
Noise elimination (maskable interrupt) ...................284
Noise elimination (non-maskable interrupt) ............271
Non-maskable interrupt ..........................................267
Non-maskable interrupt status flag .........................271
NP ..........................................................................271
Number of access clocks........................................103
[O]
OE ............................................................................56
On-chip units ............................................................36
One-time transfer during single transfer via
DMARQ0 to DMARQ3 signals................................262
On-page/off-page judgment....................................152
Operation in A/D trigger mode................................419
Operation in external trigger mode .........................431
Operation in power save mode...............................128
Operation in standby mode ....................................435
Operation in timer trigger mode..............................422
Operation mode and trigger mode..........................414
Operation mode specification ...................................71
Operation modes ......................................................70
Ordering information.................................................30
OVIC00 to OVIC03 .................................................280
[P]
P0 ...........................................................................466
P00 to P07................................................................47
P00IC0, P00IC1 .....................................................280
P01IC0, P01IC1 .....................................................280
P02IC0, P02IC1 .....................................................280
P03IC0, P03IC1 .....................................................280
P1 ...........................................................................469
P10 to P13................................................................48
P10IC0 to P10IC3 ..................................................280
P11IC0 to P11IC3 ..................................................280
P12IC0 to P12IC3 ..................................................280
P13IC0 to P13IC3 ..................................................280
P2 ...........................................................................471