CHAPTER 9 CLOCK GENERATION FUNCTION
318
User’s Manual U14359EJ4V0UM
Table 9-6. Operation Status in Software STOP Mode
Function
Operation Status
Clock generator
Stopped
Internal system clock
Stopped
CPU
Stopped
Ports
Maintained
Note
On-chip peripheral I/O (excluding ports)
Stopped
Internal data
All internal data such as CPU registers, statuses, data,
and the contents of internal RAM are maintained in the
state they were in immediately before software STOP
mode began.
D0 to D15
A0 to A25
High impedance
RD, WE, OE, BCYST
UWR, LWR, IORD, IOWR
LDQM, UDQM
CS0 to CS7
High-level output
LCAS, UCAS
RAS1, RAS3, RAS4, RAS6
SDRAS
SDCAS
REFRQ
Operating
HLDAK
High-level output
HLDRQ
WAIT
SELFREF
Input (no sampling)
SDCKE
SDCLK
CLKOUT
Low-level output
Note
When the V
DD
value is within the operable range. However, even if it drops below the minimum
operable voltage, as long as the data retention voltage V
DDDR
is maintained, the contents of only the
internal RAM will be maintained.