CHAPTER 5 MEMORY ACCESS CONTROL FUNCTION
157
User’s Manual U14359EJ4V0UM
Figure 5-5. Page ROM Access Timing (3/4)
(c) When read (address setup wait, idle state insertion)
(halfword/word access with 8-bit bus width or word
access with 16-bit bus width)
TASW
T1
Off-page address
Data
WAIT (input)
D0 to D15 (I/O)
D0 to D7 (I/O)
IOWR (output)
IORD (output)
LWR/LCAS (output)
UWR/UCAS (output)
WE (output)
OE (output)
RD (output)
CSn/RASm (output)
BCYST (output)
A0 to A25 (output)
CLKOUT (output)
Data
On-page address
TASW
TO1
TO2
TI
T2
Remarks 1.
The
circle
{
indicates the sampling timing.
2.
The broken lines indicate the high-impedance state.
3.
n = 0 to 7, m = 1, 3, 4, 6