CHAPTER 5 MEMORY ACCESS CONTROL FUNCTION
176
User’s Manual U14359EJ4V0UM
Figure 5-10. Self-Refresh Timing (DRAM)
TRRW
WAIT (input)
D0 to D15 (I/O)
IOWR (output)
IORD (output)
LWR/LCAS (output)
UWR/UCAS (output)
OE (output)
RD (output)
CSn/RASm (output)
BCYST (output)
A0 to A25 (output)
REFRQ (output)
CLKOUT (output)
TSRW
TSRW
TRCW
Note 2
Note 1
WE (output)
Notes 1.
Shown above is the case when the self-refresh cycle is started in the IDLE or software STOP mode.
If the self-refresh cycle is started by inputting the active level of the SELFREF signal, CLKOUT is
output without going low.
2.
The TRCW cycle is always inserted for one or more clocks, irrespective of the setting of bits RCW2
to RCW0 of the RWC register.
Remarks 1.
This timing is obtained when the bits of the RWC register have the following settings.
RRW1, RRW0 = 01B:
1 wait (TRRW)
RCW2 to RCW0 = 001B: 1 wait (TRCW)
SRW2 to SRW0 = 001B: 1 wait (TSRW) (double the number of wait states than the set value will be
inserted)
2.
n = 0 to 7, m = 1, 3, 4, 6