CHAPTER 5 MEMORY ACCESS CONTROL FUNCTION
169
User’s Manual U14359EJ4V0UM
Figure 5-8. EDO DRAM Access Timing (5/5)
(e) Write timing (when TRHW and TW are inserted)
TRPW
Note 1
T1
Row address
Data
WAIT (input)
T2
TW
TRHW
TCPW
Note 1
TW
TE
TB
D0 to D15 (I/O)
IOWR (output)
IORD (output)
LWR/LCAS (output)
UWR/UCAS (output)
WE (output)
OE (output)
RD (output)
CSn/RASm (output)
BCYST (output)
A0 to A25 (output)
CLKOUT (output)
Column address
Column address
Data
Note 2
Notes 1.
TRPW and TCPW are always inserted for 1 or more cycles.
2.
When a bus cycle accessing another CS space or a read cycle accessing the same CS space
follows this write cycle.
Remarks 1.
The broken lines indicate the high-impedance state.
2.
n = 0 to 7, m = 1, 3, 4, 6