CHAPTER 11 SERIAL INTERFACE FUNCTION
User’s Manual U14359EJ4V0UM
401
Figure 11-17. Clock Timing
(a) When CKPn = 0 and DAPn = 0
INTCSIn interrupt
SIn capture
SCKn
SIOn
Reg-R/W
CSOTn bit
D7
D6
D5
D4
D3
D2
D1
D0
(b) When CKPn = 1 and DAPn = 0
INTCSIn interrupt
SIn capture
SCKn
SIOn
Reg-R/W
CSOTn bit
D7
D6
D5
D4
D3
D2
D1
D0
(c) When CKPn = 0 and DAPn = 1
INTCSIn interrupt
SIn capture
SCKn
SIOn
Reg-R/W
CSOTn bit
D7
D6
D5
D4
D3
D2
D1
D0
(d) When CKPn = 1 and DAPn = 1
INTCSIn interrupt
SIn capture
SCKn
SIOn
Reg-R/W
CSOTn bit
D7
D6
D5
D4
D3
D2
D1
D0
Remark
n = 0 to 2