PowerPC e500 Core Family Reference Manual, Rev. 1
4-50
Freescale Semiconductor
Execution Timing
If a load misses in the L1 data cache, critical data forwarding occurs, followed shortly by the rest
of the cache line.
4.7.6.3.3
Load Miss Pipeline
As shown in
Figure 4-10
, the e500v1 supports as many as four outstanding load misses in the load
miss queue (LMQ); the e500v2 LMQ supports as many as nine.
Table 4-10
shows a load followed
by a dependent add. Here, the load misses in the data cache and the full line is reloaded into the
data cache.
Table 4-10. Data Cache Miss, L2 Cache Hit Timing
Instruction
0
1
2
3
4
5
6
lwz r
4,0x0(
r
9)
E0
E1
Miss
LMQ0
LMQ0/E2
C
add r
5,
r
4,
r
3
—
—
—
—
—
E
C
Summary of Contents for PowerPC e500 Core
Page 1: ...PowerPC e500 Core Family Reference Manual Supports e500v1 e500v2 E500CORERM Rev 1 4 2005...
Page 36: ...PowerPC e500 Core Family Reference Manual Rev 1 xxxvi Freescale Semiconductor...
Page 38: ...PowerPC e500 Core Family Reference Manual Rev 1 Part I 2 Freescale Semiconductor...
Page 332: ...PowerPC e500 Core Family Reference Manual Rev 1 Part II 2 Freescale Semiconductor...
Page 530: ...Opcode Listings PowerPC e500 Core Family Reference Manual Rev 1 D 50 Freescale Semiconductor...
Page 534: ...PowerPC e500 Core Family Reference Manual Rev 1 E 4 Freescale Semiconductor Revision History...