4
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
List of Figures
1-48.
TVDETGP Horizontal Timing
............................................................................................
1-49.
TVDETGP Vertical Timing
...............................................................................................
1-50.
SDTV Horizontal Timing
.................................................................................................
1-51.
525i Vertical Timing
......................................................................................................
1-52.
625i Vertical Timing
......................................................................................................
1-53.
SDTV DAC Video Output Pipeline Delay (PXLR = 0)
...............................................................
1-54.
SDTV DAC Video Output Pipeline Delay (PXLR = 1)
...............................................................
1-55.
262p (Non-Interlaced NTSC) Vertical Timing
.........................................................................
1-56.
312p (Non-Interlaced PAL) Vertical Timing
...........................................................................
1-57.
Horizontal Blanking Shaping
............................................................................................
1-58.
Slave Mode Horizontal Timing
..........................................................................................
1-59.
Interlaced Slave Vertical Timing (FMD = 0,1)
.........................................................................
1-60.
Interlaced Slave Vertical Timing (FMD = 2)
...........................................................................
1-61.
Interlaced Slave Vertical Timing (FMD = 3)
...........................................................................
1-62.
Field Detection Mode
.....................................................................................................
1-63.
Field Detection by VD Phase (FMD=3)
................................................................................
1-64.
CVBS Video Amplitude
..................................................................................................
1-65.
Limiter Configuration
.....................................................................................................
1-66.
Sub-carrier Parameter Registers
.......................................................................................
1-67.
WSS_Data Register Usage
.............................................................................................
1-68.
WSS_Data Register Usage
.............................................................................................
1-69.
VBI I/F Horizontal Timing
................................................................................................
1-70.
VBI I/F Vertical Timing
...................................................................................................
1-71.
DAC I/F Logic
.............................................................................................................
1-72.
HD VENC Block Diagram
................................................................................................
1-73.
Vertical Sync Signals for OSD
..........................................................................................
1-74.
Horizontal Sync-related Signal for OSD
...............................................................................
1-75.
Video Data Interface Between OSD and Encoder
...................................................................
1-76.
OSD Interface in Progressive Mode
....................................................................................
1-77.
OSD Interface in Interlace Mode
.......................................................................................
1-78.
Progressive Configuration of DVO
.....................................................................................
1-79.
Interlace Configuration of DVO
.........................................................................................
1-80.
Typical VBI Data Package
...............................................................................................
1-81.
NTSC Analog Video Waveform for One Horizontal Line
............................................................
1-82.
Digitized Video
............................................................................................................
1-83.
Code Word Embedded Video Format
..................................................................................
1-84.
Digitized Video with F, V, and H Flags in EAV/SAV
.................................................................
1-85.
Planar Buffer Storage Description
......................................................................................
1-86.
8b Interface Discrete Sync Pixel Multiplexing
.........................................................................
1-87.
16b Interface Discrete Sync Pixel Multiplexing
.......................................................................
1-88.
24b Interface RGB or YUV444 Discrete Sync
........................................................................
1-89.
24 Device Pins for Ports A and B
.......................................................................................
1-90.
Discrete Sync Signals
....................................................................................................
1-91.
Type 1, First Horizontal Blanking Pixel
................................................................................
1-92.
Type 1, First Vertical Ancillary Data Pixel
.............................................................................
1-93.
Type 1, Horizontal Blanking in Video Region
.........................................................................
1-94.
Type 1, First Video Pixel
.................................................................................................
1-95.
4-Pin Reduced ACTVID Signaling with Vertical Ancillary Data
.....................................................
1-96.
4-Pin Reduced ACTVID Signaling with No Vertical Ancillary Data
.................................................