314
Reset
WDDR6
Reset
WDR6
P6n
RDR6
RPFCR2
RPOR6
Reset
WPFCR2
DMA controller
*
DMA transfer end enable
DMA transfer end
Interrupt controller
ITSm
IRQm
8-bit timer module
Counter external clock input
WDDR6: Write to P6DDR
WDR6:
Write to P6DR
WPFCR2: Write to PFCR2
RPOR6:
Read port 6
RDR6: Read
P6DR
RPFCR2: Read PFCR2
n = 2 or 3
m = 10 or 11
R
P6nDDR
C
Q
D
R
P6nDR
C
Q
D
R
Q
D
C
DMACS
PFCR2
Internal data bus
Note:
*
Output enable signal
Priority order: DMACS = 0
DMAC
>
DR
DMACS = 1
DR
Figure 5.36 Port 6 Block Diagram (b) (Pins P62 and P63)
Summary of Contents for H8S/2670
Page 5: ......
Page 9: ......
Page 199: ...182 ...
Page 361: ...344 ...
Page 393: ...376 ...
Page 647: ...630 ...