297
5.19
I/O Port Block Diagrams
5.19.1
Port 1
*
R
P1nDDR
C
Q
D
Reset
WDDR1
R
P1nDR
C
Q
D
Reset
WDR1
Internal data bus
PPG module
Pulse output enable
Pulse output
TPU module
Output compare output/
PWM output enable
Output compare output/
PWM output
Input capture input
WDDR1: Write to P1DDR
WDR1:
Write to P1DR
RPOR1: Read port 1
RDR1: Read
P1DR
n = 0, 1, 4
Note:
*
Output enable signal
Priority order: TPU
>
PPG
>
DR
P1n
RDR1
RPOR1
Figure 5.17 Port 1 Block Diagram (a) (Pins P10, P11, and P14)
Summary of Contents for H8S/2670
Page 5: ......
Page 9: ......
Page 199: ...182 ...
Page 361: ...344 ...
Page 393: ...376 ...
Page 647: ...630 ...