301
5.19.2
Port 2
*
R
P2nDDR
C
Q
D
Reset
WDDR2
R
P2nDR
C
Q
D
Reset
WDR2
PPG module
Pulse output enable
Pulse output
TPU module
Interrupt controller
Output compare output/
PWM output enable
Output compare output/
PWM output
ITSm
IRQmB
Input capture input
P2n
RDR2
RPOR2
Internal data bus
WDDR2: Write to P2DDR
WDR2:
Write to P2DR
RPOR2: Read port 2
RDR2: Read
P2DR
n = 0 to 5
m = 8 to 13
Note:
*
Output enable signal
Priority order: TPU
>
PPG
>
DR
Figure 5.21 Port 2 Block Diagram (a) (Pins P20 to P25)
Summary of Contents for H8S/2670
Page 5: ......
Page 9: ......
Page 199: ...182 ...
Page 361: ...344 ...
Page 393: ...376 ...
Page 647: ...630 ...