![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 1396](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271396.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1396 of 1441
NXP Semiconductors
UM10503
Chapter 54: Supplementary information
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .183
Table 135. PLL0 AUDIO NP-divider register
(PLL0AUDIO_NP_DIV, address 0x4005 0038) bit
description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .184
Table 136. PLL0AUDIO fractional divider register
(PLL0AUDIO_FRAC, address 0x4005 003C) bit
description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .184
Table 137. PLL1 status register (PLL1_STAT, address
0x4005 0040) bit description . . . . . . . . . . . . .184
Table 138. PLL1_CTRL register (PLL1_CTRL, address
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .185
Table 139. IDIVA control register (IDIVA_CTRL, address
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .186
Table 140. IDIVB/C/D control registers (IDIVB_CTRL,
Table 141. IDIVE control register (IDIVE_CTRL, address
0x4005 0058) bit description . . . . . . . . . . . .188
Table 142. BASE_SAFE_CLK control register
Table 143. BASE_USB0_CLK control register
Table 144. BASE_PERIPH_CLK control register
Table 145. BASE_USB1_CLK control register
Table 146. BASE_M4_CLK to BASE_UART3_CLK control
Table 147. BASE_OUT_CLK control register
Table 148. BASE_AUDIO_CLK control register
Table 149. BASE_CGU_OUT0_CLK to
Table 150. PLL0 operating modes . . . . . . . . . . . . . . . . .198
Table 151. DIRECTL and DIRECTO bit settings in
HP0/1_Mode register . . . . . . . . . . . . . . . . . . .199
Table 152. PLL0 (for USB) settings for 480 MHz output clock
Table 153. PLL0AUDIO divider settings for 12 MHz input. . .
Table 154. PLL0AUDIO divider setting for 12 MHz with
fractional divider bypassed . . . . . . . . . . . . . . 208
Table 155. CCU clocking and power control . . . . . . . . . . 210
Table 156. CCU1 branch clocks . . . . . . . . . . . . . . . . . . . 211
Table 157. CCU2 branch clocks . . . . . . . . . . . . . . . . . . . 212
Table 158. Register overview: CCU1 (base address 0x4005
1000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 213
Table 159. Register overview: CCU2 (base address 0x4005
2000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 216
Table 160. CCU1/2 power mode register (CCU1_PM,
address 0x4005 1000 and CCU2_PM, address
0x4005 2000) bit description . . . . . . . . . . . . . 217
Table 161. CCU1 base clock status register
Table 162. CCU2 base clock status register
Table 163. CCU1 branch clock configuration register
(CLK_XXX_CFG, addresses 0x4005 1100,
0x4005 1104,..., 0x4005 1A00) bit description . .
220
Table 164. CCU1 branch clock configuration register
(CLK_M4_EMCDIV_CFG, addresses 0x4005
1478) bit description . . . . . . . . . . . . . . . . . . . 220
Table 165. CCU2 branch clock configuration register
(CLK_XXX_CFG, addresses 0x4005 2100,
0x4005 2200,..., 0x4005 2800) bit description . .
221
Table 166. CCU1 branch clock status register
(CLK_XXX_STAT, addresses 0x4005 1104,
0x4005 110C,..., 0x4005 1A04) bit description . .
221
Table 167. CCU2 branch clock status register
(CLK_XXX_STAT, addresses 0x4005 2104,
0x4005 2204,..., 0x4005 2804) bit description . .
222
Table 168. RGU clocking and power control. . . . . . . . . . 223
Table 169. Reset output configuration . . . . . . . . . . . . . . 224
Table 170. Reset priority . . . . . . . . . . . . . . . . . . . . . . . . . 226
Table 171. Register overview: RGU (base address: 0x4005
3000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 227
Table 172. Reset control register 0 (RESET_CTRL0,
address 0x4005 3100) bit description . . . . . 230
Table 173. Reset control register 1 (RESET_CTRL1,
address 0x4005 3104) bit description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 232
Table 174. Reset status register 0 (RESET_STATUS0,
address 0x4005 3110) bit description . . . . . . 233
Table 175. Reset status register 1 (RESET_STATUS1,
address 0x4005 3114) bit description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 235
Table 176. Reset status register 2 (RESET_STATUS2,
address 0x4005 3118) bit description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 237
Table 177. Reset status register 3 (RESET_STATUS3,
address 0x4005 311C) bit description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 239