![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 144](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827144.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
144 of 1441
NXP Semiconductors
UM10503
Chapter 11: LPC43xx/LPC43Sxx Configuration Registers (CREG)
11:10
BODLVL2
BOD trip level to generate a reset. See the
LPC43xx data sheets for the trip values.
0x3
R/W
0x0
Level 0 reset
0x1
Level 1 reset
0x2
Level 2 reset
0x3
Level 3 reset
13:12
SAMPLECTRL
SAMPLE pin input/output control
0
R/W
0x0
Reserved
0x1
Sample output from the event monitor/recorder.
0x2
Output from the event router.
0x3
Reserved.
15:14
WAKEUP0CTRL
WAKEUP0 pin input/output control
0
R/W
0x0
Input to the event router.
0x1
Output from the event router.
0x2
Reserved.
0x3
Input to the event router.
17:16
WAKEUP1CTRL
WAKEUP1 pin input/output control
0
R/W
0x0
Input to event router.
0x1
Output from the event router.
0x2
Reserved
0x3
Input to event router.
31:18
-
Reserved
-
-
Table 97.
CREG0 register (CREG0, address 0x4004 3004) bit description
…continued
Bit
Symbol
Value
Description
Reset
value
Access