UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1419 of 1441
NXP Semiconductors
UM10503
Chapter 54: Supplementary information
message buffer . . . . . . . . . . . . . . . . . . . . . . . .1275
Fig 170. Bit timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1278
Fig 171. I
C-bus configuration. . . . . . . . . . . . . . . . . . . .1280
Fig 172. Format in the Master Transmitter mode . . . . .1293
Fig 173. Format of Master Receiver mode . . . . . . . . . .1293
Fig 174. A Master Receiver switches to Master Transmitter
after sending Repeated START . . . . . . . . . . . .1294
Fig 175. Format of Slave Receiver mode . . . . . . . . . . .1294
Fig 176. Format of Slave Transmitter mode . . . . . . . . .1295
Fig 177. I
C serial interface block diagram . . . . . . . . . .1296
Fig 178. Arbitration procedure . . . . . . . . . . . . . . . . . . . .1298
Fig 179. Serial clock synchronization . . . . . . . . . . . . . .1298
Fig 180. Format and states in the Master Transmitter mode.
Fig 181. Format and states in the Master Receiver mode. . .
Fig 182. Format and states in the Slave Receiver mode. . . .
Fig 183. Format and states in the Slave Transmitter mode. .
Fig 184. Simultaneous Repeated START conditions from
two masters . . . . . . . . . . . . . . . . . . . . . . . . . . .1315
Fig 185. Forced access to a busy I
C-bus . . . . . . . . . .1315
Fig 186. Recovering from a bus obstruction caused by a
LOW level on SDA . . . . . . . . . . . . . . . . . . . . . .1316
Fig 187. ADCHS block diagram. . . . . . . . . . . . . . . . . . .1337
Fig 188. FIFO packed data format. . . . . . . . . . . . . . . . .1340
Fig 189. Using BRANCH to control the descriptor table
processing order . . . . . . . . . . . . . . . . . . . . . . .1355
Fig 190. Threshold detection . . . . . . . . . . . . . . . . . . . . .1357
Fig 191. DAC control with DMA interrupt and timer. . . .1361
Fig 192. ARM Standard JTAG Connector . . . . . . . . . . .1374
Fig 193. Cortex Debug Connector. . . . . . . . . . . . . . . . .1374
Fig 194. Cortex Debug + ETM Connector . . . . . . . . . . .1375
Fig 195. Multi-core debug configuration . . . . . . . . . . . .1377