![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 121](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827121.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
121 of 1441
NXP Semiconductors
UM10503
Chapter 9: LPC43xx/LPC43Sxx Nested Vectored Interrupt Controller
IPR5
RW
0x414
Interrupt Priority Registers 5. This register allows assigning a priority to each
interrupt. Each register contains the 3-bit priority fields for 4 interrupts.
0
IPR6
RW
0x418
Interrupt Priority Registers 6. This register allows assigning a priority to each
interrupt. Each register contains the 3-bit priority fields for 4 interrupts.
0
IPR7
RW
0x41C
Interrupt Priority Registers 7. This register allows assigning a priority to each
interrupt. Each register contains the 3-bit priority fields for 4 interrupts.
0
STIR
WO
0xF00
Software Trigger Interrupt Register. This register allows software to generate an
interrupt.
0
Table 81.
Register overview: NVIC (base address 0xE000 E000)
…continued
Name
Access Address
offset
Description
Reset
value