![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 361](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827361.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
361 of 1441
NXP Semiconductors
UM10503
Chapter 16: LPC43xx/LPC43Sxx Pin configuration
P3_2
F11
G6
166
116
OL;
PU
I/O
I2S0_TX_SDA —
I2S transmit data. It is driven by the
transmitter and read by the receiver. Corresponds to the signal
SD in the
I
2
S-bus specification
.
I/O
I2S0_RX_SDA —
I2S Receive data. It is driven by the
transmitter and read by the receiver. Corresponds to the signal
SD in the
I
2
S-bus specification
.
O
CAN0_TD —
CAN transmitter output.
O
USB1_IND0 —
USB1 Port indicator LED control output 0.
I/O
GPIO5[9] —
General purpose digital input/output pin.
-
R —
Function reserved.
O
LCD_VD14 —
LCD data.
-
R —
Function reserved.
P3_3
B14
A7
169
118
N;
PU
-
R —
Function reserved.
I/O
SPI_SCK —
Serial clock for SPI.
I/O
SSP0_SCK —
Serial clock for SSP0.
O
SPIFI_SCK —
Serial clock for SPIFI.
O
CGU_OUT1 —
CGU spare clock output 1.
-
R —
Function reserved.
O
I2S0_TX_MCLK —
I2S transmit master clock.
I/O
I2S1_TX_SCK —
Transmit Clock. It is driven by the master
and received by the slave. Corresponds to the signal SCK in
the I
2
S-bus specification.
P3_4
A15
B8
171
119
N;
PU
I/O
GPIO1[14] —
General purpose digital input/output pin.
-
R —
Function reserved.
-
R —
Function reserved.
I/O
SPIFI_SIO3 —
I/O lane 3 for SPIFI.
O
U1_TXD —
Transmitter output for UART 1.
I/O
I2S0_TX_WS —
Transmit Word Select. It is driven by the
master and received by the slave. Corresponds to the signal
WS in the
I
2
S-bus specification
.
I/O
I2S1_RX_SDA —
I2S1 Receive data. It is driven by the
transmitter and read by the receiver. Corresponds to the signal
SD in the
I
2
S-bus specification
.
O
LCD_VD13 —
LCD data.
Table 188. LPC436x/5x/3x/2x/1x, LPC43S6x/S5x/S3xpin description (flash parts)
…continued
Pin name
L
B
GA
256
TFBGA10
0
LQ
FP2
0
8
LQ
FP1
4
4
Re
set st
ate
[1
]
Ty
p
e
Description