![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 1406](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271406.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1406 of 1441
NXP Semiconductors
UM10503
Chapter 54: Supplementary information
(DMA_CURHOST_REC_BUF, address 0x4001
1054) bit description . . . . . . . . . . . . . . . . . . .858
Table 645. Priority scheme for transmit and receive DMA. . .
Table 646. Minimum PTP clock frequency cycle . . . . . . .869
Table 647. Ordinary clock: PTP messages for snapshot.871
Table 648. End-to-end transparent clock: PTP messages for
Table 649. End-to-end transparent clock: PTP messages for
Table 650. Message format defined in IEEE 1588-2008 .872
Table 651. IPv4-UDP PTP Frame Fields Required for Control
and Status . . . . . . . . . . . . . . . . . . . . . . . . . . .873
Table 652. IPv6-UDP PTP Frame Fields Required for Control
and Status . . . . . . . . . . . . . . . . . . . . . . . . . . .874
Table 653. Ethernet PTP Frame Fields Required for Control
And Status . . . . . . . . . . . . . . . . . . . . . . . . . . .875
Table 654. Transmit descriptor word 0 (TDES0) . . . . . . .893
Table 655. Transmit descriptor word 1 (TDES1) . . . . . . .895
Table 656. Transmit descriptor word 2 (TDES2) . . . . . . .896
Table 657. Transmit descriptor word 3 (TDES3) . . . . . . .896
Table 658. Transmit descriptor word 6 (TDES6) . . . . . . .896
Table 659. Transmit descriptor word 7 (TDES7) . . . . . . .896
Table 660. Receive descriptor fields 0 (RDES0) . . . . . . .898
Table 661. Receive descriptor fields 1 (RDES1) . . . . . . .900
Table 662. Receive descriptor fields 2 (RDES2) . . . . . . .900
Table 663. Receive descriptor fields 3 (RDES3) . . . . . . .900
Table 664. Receive descriptor fields 4 (RDES4) . . . . . . .901
Table 665. Receive descriptor fields 6 (RDES6) . . . . . . .901
Table 666. Receive descriptor fields 7 (RDES7) . . . . . . .902
Table 667. LCD clocking and power control . . . . . . . . . .903
Table 668. LCD controller pins . . . . . . . . . . . . . . . . . . . .907
Table 669. Pins used for single panel STN displays . . . .908
Table 670. Pins used for dual panel STN displays . . . . .908
Table 671. Pins used for TFT displays . . . . . . . . . . . . . .909
Table 672. Register overview: LCD controller (base address:
0x4000 8000) . . . . . . . . . . . . . . . . . . . . . . . . .909
Table 673. Horizontal Timing register (TIMH, address
0x4000 8000) bit description . . . . . . . . . . . . . 911
Table 674. Vertical Timing register (TIMV, address 0x4000
8004) bit description . . . . . . . . . . . . . . . . . . .912
Table 675. Clock and Signal Polarity register (POL, address
0x4000 8008) bit description . . . . . . . . . . . .913
Table 676. Line End Control register (LE, address 0x4000
800C) bit description. . . . . . . . . . . . . . . . . . . .915
Table 677. Upper Panel Frame Base register (UPBASE,
address 0x4000 8010) bit description. . . . . .915
Table 678. Lower Panel Frame Base register (LPBASE,
address 0x4000 8014) bit description. . . . . .916
Table 679. LCD Control register (CTRL, address 0x4000
8018) bit description . . . . . . . . . . . . . . . . . . .916
Table 680. Interrupt Mask register (INTMSK, address
0x4000 801C) bit description . . . . . . . . . . . . .918
Table 681. Raw Interrupt Status register (INTRAW, address
0x4000 8020) bit description . . . . . . . . . . . . .918
Table 682. Masked Interrupt Status register (INTSTAT,
address 0x4000 8024) bit description . . . . . 919
Table 683. Interrupt Clear register (INTCLR, address
0x4000 8028) bit description . . . . . . . . . . . . . 920
Table 684. Upper Panel Current Address register (UPCURR,
address 0x4000 802C) bit description . . . . . 920
Table 685. Lower Panel Current Address register (LPCURR,
address 0x4000 8030) bit description . . . . . 920
Table 686. Color Palette registers (PAL, address 0x4000
Table 687. Cursor Image registers (CRSR_IMG, address
0x4000 8800 (CRSR_IMG0) to 0x4000 8BFC
(CRSR_IMG1)) bit description . . . . . . . . . . . . 922
Table 688. Cursor Control register (CRSR_CTRL, address
0x4000 8C00) bit description . . . . . . . . . . . . . 922
Table 689. Cursor Configuration register (CRSR_CFG,
address 0x4000 8C04) bit description . . . . . 923
Table 690. Cursor Palette register 0 (CRSR_PAL0, address
0x4000 8C08) bit description . . . . . . . . . . . . . 923
Table 691. Cursor Palette register 1 (CRSR_PAL1, address
0x4000 8C0C) bit description. . . . . . . . . . . . . 924
Table 692. Cursor XY Position register (CRSR_XY, address
0x4000 8C10) bit description . . . . . . . . . . . . . 924
Table 693. Cursor Clip Position register (CRSR_CLIP,
address 0x4000 8C14) bit description . . . . . 925
Table 694. Cursor Interrupt Mask register (CRSR_INTMSK,
address 0x4000 8C20) bit description . . . . . 925
Table 695. Cursor Interrupt Clear register (CRSR_INTCLR,
address 0x4000 8C24) bit description . . . . . 925
Table 696. Cursor Raw Interrupt Status register
Table 697. Cursor Masked Interrupt Status register
Table 698. FIFO bits for Little-endian Byte, Little-endian Pixel
order. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 928
Table 699. FIFO bits for Big-endian Byte, Big-endian Pixel
order. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 929
Table 700. FIFO bits for Little-endian Byte, Big-endian Pixel
order. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 930
Table 701. RGB mode data formats . . . . . . . . . . . . . . . . 931
Table 702. Palette data storage for TFT modes. . . . . . . 932
Table 703. Palette data storage for STN color modes. . . 932
Table 704. Palette data storage for STN monochrome mode.
Table 705. Palette data storage for STN monochrome mode.
Table 706. Addresses for 32 x 32 cursors . . . . . . . . . . . 936
Table 707. Buffer to pixel mapping for 32 x 32 pixel cursor
format. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 937
Table 708. Buffer to pixel mapping for 64 x 64 pixel cursor
format. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 937
Table 709. Pixel encoding. . . . . . . . . . . . . . . . . . . . . . . . 938
Table 710. Color display driven with 2 2/3 pixel data . . . 939
Table 711. LCD panel connections for STN single panel
mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 945