UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
254 of 1441
NXP Semiconductors
UM10503
Chapter 16: LPC43xx/LPC43Sxx Pin configuration
P1_16
M7
L5
H9
64
N;
PU
I/O
GPIO0[3] —
General purpose digital input/output pin.
I
U2_RXD —
Receiver input for USART2.
I/O
SGPIO3 —
General purpose digital input/output pin.
I
ENET_CRS —
Ethernet Carrier Sense (MII interface).
O
T0_MAT0 —
Match output 0 of timer 0.
-
R —
Function reserved.
-
R —
Function reserved.
I
ENET_RX_DV —
Ethernet Receive Data Valid (RMII/MII
interface).
P1_17
M8
L6
H10 66
N;
PU
I/O
GPIO0[12] —
General purpose digital input/output pin.
I/O
U2_UCLK —
Serial clock input/output for USART2 in
synchronous mode.
-
R —
Function reserved.
I/O
ENET_MDIO —
Ethernet MIIM data input and output.
I
T0_CAP3 —
Capture input 3 of timer 0.
O
CAN1_TD —
CAN1 transmitter output.
I/O
SGPIO11 —
General purpose digital input/output pin.
-
R —
Function reserved.
P1_18
N12
N10
J10
67
N;
PU
I/O
GPIO0[13] —
General purpose digital input/output pin.
I/O
U2_DIR —
RS-485/EIA-485 output enable/direction control for
USART2.
-
R —
Function reserved.
O
ENET_TXD0 —
Ethernet transmit data 0 (RMII/MII interface).
O
T0_MAT3 —
Match output 3 of timer 0.
I
CAN1_RD —
CAN1 receiver input.
I/O
SGPIO12 —
General purpose digital input/output pin.
-
R —
Function reserved.
P1_19
M11
N9
K9
68
N;
PU
I
ENET_TX_CLK (ENET_REF_CLK) —
Ethernet Transmit
Clock (MII interface) or Ethernet Reference Clock (RMII
interface).
I/O
SSP1_SCK —
Serial clock for SSP1.
-
R —
Function reserved.
-
R —
Function reserved.
O
CLKOUT —
Clock output pin.
-
R —
Function reserved.
O
I2S0_RX_MCLK —
I2S receive master clock.
I/O
I2S1_TX_SCK —
Transmit Clock. It is driven by the master
and received by the slave. Corresponds to the signal SCK in
the I
2
S-bus specification.
Table 185. LPC4350/30/20/10 and LPC43S50/S30/S20 pin descriptions
…continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts.
Symbol
LB
GA25
6
TFBGA180
TFBGA100
LQ
FP1
44
R
e
se
t st
ate
[1
]
Ty
p
e
Description