![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 1398](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271398.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1398 of 1441
NXP Semiconductors
UM10503
Chapter 54: Supplementary information
Table 226. Timer 3 CAP3_3 capture input multiplexer
Table 227. SCT CTIN_0 capture input multiplexer
Table 228. SCT CTIN_1 capture input multiplexer
Table 229. SCT CTIN_2 capture input multiplexer
Table 230. SCT CTIN_3 capture input multiplexer
Table 231. SCT CTIN_4 capture input multiplexer
Table 232. SCT CTIN_5 capture input multiplexer
Table 233. SCT CTIN_6 capture input multiplexer
Table 234. SCT CTIN_7 capture input multiplexer
Table 235. ADCHS trigger input multiplexer
Table 236. Event router input 13 multiplexer
Table 237. Event router input 14 multiplexer
Table 238. Event router input 16multiplexer
Table 239. ADC start0 input multiplexer (ADCSTART0_IN,
address 0x400C 7070) bit description . . . . . .456
Table 240. ADC start1 input multiplexer (ADCSTART1_IN,
address 0x400C 7074) bit description . . . . . .456
Table 241. GPIO pins for different pin packages . . . . . . .457
Table 242. GPIO clocking and power control . . . . . . . . .457
Table 243. Register overview: GPIO pin interrupts (base
address: 0x4008 7000) . . . . . . . . . . . . . . . . . .460
Table 244. Register overview: GPIO GROUP0 interrupt
(base address 0x4008 8000) . . . . . . . . . . . . .460
Table 245. Register overview: GPIO GROUP1 interrupt
(base address 0x4008 9000) . . . . . . . . . . . . .461
Table 246. Register overview: GPIO port (base address
0x400F 4000) . . . . . . . . . . . . . . . . . . . . . . . . .462
Table 247. Pin interrupt mode register (ISEL, address
0x4008 7000) bit description . . . . . . . . . . . . .464
Table 248. Pin interrupt level (rising edge) interrupt enable
Table 249. Pin interrupt level (rising edge) interrupt set
Table 250. Pin interrupt level (rising edge interrupt) clear
Table 251. Pin interrupt active level (falling edge) interrupt
Table 252. Pin interrupt active level (falling edge interrupt)
Table 253. Pin interrupt active level (falling edge) interrupt
Table 254. Pin interrupt rising edge register (RISE, address
0x4008 701C) bit description . . . . . . . . . . . . 467
Table 255. Pin interrupt falling edge register (FALL, address
0x4008 7020) bit description . . . . . . . . . . . . . 467
Table 256. Pin interrupt status register (IST address 0x4008
7024) bit description . . . . . . . . . . . . . . . . . . . 468
Table 257. GPIO grouped interrupt control register (CTRL,
addresses 0x4008 8000 (GROUP0 INT) and
0x4008 9000 (GROUP1 INT)) bit description 468
Table 258. GPIO grouped interrupt port polarity registers
Table 259. GPIO grouped interrupt port n enable registers
Table 260. GPIO port byte pin registers (B, addresses
Table 261. GPIO port word pin registers (W, addresses
Table 262. GPIO port direction register (DIR, addresses
Table 263. GPIO port mask register (MASK, addresses
Table 264. GPIO port pin register (PIN, addresses 0x400F
Table 265. GPIO masked port pin register (MPIN, addresses