![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 5](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827005.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
5 of 1441
NXP Semiconductors
UM10503
LPC43xx/LPC43Sxx User manual
Modifications:
•
Section 1.7 “ARM core features” added.
•
ARM Cortex-M0 debug features added. See Section 51.3.
•
Corrected remark for bits MODE3, RFCLK, and FBCLK in Table 447 “SPIFI control register (CTRL,
address 0x4000 3000) bit description”: MODE3, RFCLK, and FBCLK should not all be 1, because in
this case there is no final falling edge on SCK on which to sample the last data bit of the frame.
•
RTCX2 TFBGA ball corrected: ball A7 changed to B7.
•
Bit 4 changed from Reserved to SEE (System Error Enable) register USBINTR_D and USBINTR_H.
See Table 472 and Table 473.
•
Bit 4 changed from Reserved to SEI in register USBSTS_D and USBSTS_H. See Table 470 and
Table 471.
•
Bit 4 changed from Reserved to SEE in register USBINTR_D and USBINTR_H. See Table 533 and
Table 534.
•
Bit 4 changed from Reserved to SEI register USBSTS_D and USBSTS_H. See Table 531 and
Table 532.
•
Added Section 25.11, System error.
•
Removed BUS_RST from Table 168.
•
Updated Figure 8: the area specifying memory range 0x1008A000-0x10092000 is changed to 32 kB
local SRAM (LPC4370/50/30).
•
Updated LPC43xx part identification number for LPC4370FET256 to0x0000 0030. See Table 46.
•
Added a remark on how to read the FLADJ register in Section 11.4.15 and Section 11.4.16.
•
Changed P1_13 from ball D6 to L8, P7_5 from ball C7 to A7, PF_4 from ball L8 to D6, RESET from
ball B7 to C7, RTCX2 moved from ball A7 to B7, and Ball G10 changed from VSS to VDDIO. See
Table 184.
Revision history
…continued
Rev
Date
Description