![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 1236](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271236.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1236 of 1441
NXP Semiconductors
UM10503
Chapter 45: LPC43xx/LPC43Sxx C_CAN
IF2_ARB2
R/W
0x094
Message interface 2 arbitration 2
0x0000
IF2_MCTRL
R/W
0x098
Message interface 2 message control
0x0000
IF2_DA1
R/W
0x09C
Message interface 2 data A1
0x0000
IF2_DA2
R/W
0x0A0
Message interface 2 data A2
0x0000
IF2_DB1
R/W
0x0A4
Message interface 2 data B1
0x0000
IF2_DB2
R/W
0x0A8
Message interface 2 data B2
0x0000
-
-
0x0AC -
0x0FC
TXREQ1
RO
0x100
Transmission request 1
0x0000
TXREQ2
RO
0x104
Transmission request 2
0x0000
-
-
0x108 -
0x11C
Reserved
-
ND1
RO
0x120
New data 1
0x0000
ND2
RO
0x124
New data 2
0x0000
-
-
0x128 -
0x13C
Reserved
-
IR1
RO
0x140
Interrupt pending 1
0x0000
IR2
RO
0x144
Interrupt pending 2
0x0000
-
-
0x148 -
0x15C
Reserved
-
MSGV1
RO
0x160
Message valid 1
0x0000
MSGV2
RO
0x164
Message valid 2
0x0000
-
-
0x168 -
0x17C
Reserved
-
CLKDIV
R/W
0x180
CAN clock divider register
0x0001
Table 1034.Register overview: C_CAN0 (base address 0x400E 2000)
Name
Access
Address
offset
Description
Reset
value
Reference
Table 1035.Register overview: C_CAN1 (base address 0x400A 4000)
Name
Access
Address
offset
Description
Reset
value
Reference
CNTL
R/W
0x000
CAN control
0x0001
STAT
R/W
0x004
Status register
0x0000
EC
RO
0x008
Error counter
0x0000
BT
0x00C
Bit timing register
0x2301
INT
RO
0x010
Interrupt register
0x0000
TEST
R/W
0x014
Test register
-
BRPE
R/W
0x018
Baud rate prescaler extension register
0x0000
-
-
0x01C
Reserved
-
IF1_CMDREQ
R/W
0x020
Message interface 1 command request
0x0001
IF1_CMDMSK_W
R/W
0x024
Message interface 1 command mask (write
direction)
0x0000
IF1_CMDMSK_R
R/W
0x024
Message interface 1 command mask (read
direction)
0x0000