![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 556](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827556.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
556 of 1441
NXP Semiconductors
UM10503
Chapter 22: LPC43xx/LPC43Sxx SD/MMC interface
22.6.18 Raw Interrupt Status Register
9
DRTO
Data read time-out. Interrupt enabled only if corresponding
bit in interrupt mask register is set.
0
10
HTO
Data starvation-by-host time-out (HTO). Interrupt enabled
only if corresponding bit in interrupt mask register is set.
0
11
FRUN
FIFO underrun/overrun error. Interrupt enabled only if
corresponding bit in interrupt mask register is set.
0
12
HLE
Hardware locked write error. Interrupt enabled only if
corresponding bit in interrupt mask register is set.
0
13
SBE
Start-bit error. Interrupt enabled only if corresponding bit in
interrupt mask register is set.
0
14
ACD
Auto command done. Interrupt enabled only if
corresponding bit in interrupt mask register is set.
0
15
EBE
End-bit error (read)/write no CRC. Interrupt enabled only if
corresponding bit in interrupt mask register is set.
0
16
SDIO_
INTERRUPT
Interrupt from SDIO card. SDIO interrupt for card enabled
only if corresponding sdio_int_mask bit is set in Interrupt
mask register (mask bit 1 enables interrupt; 0 masks
interrupt).
0 - No SDIO interrupt from card
1 - SDIO interrupt from card
In MMC-Ver3.3-only mode, this bit is always 0.
-
31:17
-
Reserved
-
Table 374. Masked Interrupt Status Register (MINTSTS, address 0x4000 4040) bit description
Bit
Symbol
Description
Reset
value
Table 375. Raw Interrupt Status Register (RINTSTS, address 0x4000 4044) bit description
Bit
Symbol
Description
Reset
value
0
CDET
Card detect. Writes to bits clear status bit. Value of 1 clears
status bit, and value of 0 leaves bit intact. Bits are logged
regardless of interrupt mask status.
0
1
RE
Response error. Writes to bits clear status bit. Value of 1
clears status bit, and value of 0 leaves bit intact. Bits are
logged regardless of interrupt mask status.
0
2
CDONE
Command done. Writes to bits clear status bit. Value of 1
clears status bit, and value of 0 leaves bit intact. Bits are
logged regardless of interrupt mask status.
0
3
DTO
Data transfer over. Writes to bits clear status bit. Value of 1
clears status bit, and value of 0 leaves bit intact. Bits are
logged regardless of interrupt mask status.
0
4
TXDR
Transmit FIFO data request. Writes to bits clear status bit.
Value of 1 clears status bit, and value of 0 leaves bit intact.
Bits are logged regardless of interrupt mask status.
0
5
RXDR
Receive FIFO data request. Writes to bits clear status bit.
Value of 1 clears status bit, and value of 0 leaves bit intact.
Bits are logged regardless of interrupt mask status.
0